Intel
®
81341 and 81342 I/O Processors
December 2007
Developer’s Manual
Order Number: 315037-002US
35
Contents—Intel
®
81341 and 81342
325 Destination Upper Address / PQ_Destination Upper Address Register x —
®
81341 and 81342 I/O Processors Initiator IDs .................................................. 538
332 Ordering and Passing Rules for both Inbound and Outbound Transactions...................... 545
336 Peripheral Memory-Mapped Register Base Address Register — PMMRBAR ...................... 555
347 DDR2 SDRAM Address Translation for 512 Mbit (x16) and1 Gbit (x16) Devices (SDCR0[6]
348 DDR2 SDRAM Address Translation for 512 Mbit (x8), and 1 Gbit (x8) Devices (SDCR0[6]
349 DDR2 SDRAM Address Translation for 2 Gbit (x16) Device (SDCR0[6] set)..................... 575
350 DDR2 SDRAM Address Translation for 2 Gbit (x8) Device (SDCR0[6] set) ...................... 575
351 DDR2 SDRAM Address Translation for 512 Mbit (x16) Device (SDCR0[6] set)................. 576
352 DDR2 SDRAM Address Translation for 1 Gbit (x16) Device (SDCR0[6] set)..................... 576
353 DDR2 SDRAM Address Translation for 512 Mbit (x8) Device (SDCR0[6] set)................... 576
354 DDR2 SDRAM Address Translation for 1 Gbit (x8) Device (SDCR0[6] set) ...................... 576
355 DDR2 SDRAM Address Translation for 2 Gbit (x16) Device (SDCR0[6] set)..................... 576
356 DDR2 SDRAM Address Translation for 2 Gbit (x8) Device (SDCR0[6] set) ...................... 577
362 Programming Values for the Secondary DDR SDRAM Window Size ................................ 584
363 Programming Values for the DDR SDRAM 32-bit Size Register (S32SR[29:20]) .............. 584