Intel
®
81341 and 81342 I/O Processors
December 2007
Developer’s Manual
Order Number: 315037-002US
625
DDR SDRAM Memory Controller—Intel
®
81341 and 81342
7.8
Register Definitions
A series of configuration registers control the DMCU. Software determines the DMCU
status by reading status registers.
lists all DMCU registers detailed further in
proceeding sections.
Note:
Constant polling of DMCU MMRs should be avoided since it can result in inducing long
latencies in peripheral unit DDR SDRAM transactions and therefore may negatively
impact performance.
Table 372. Memory Controller Registers
Section, Register Name — Acronym (Page)
Section 7.8.1, “SDRAM Initialization Register — SDIR” on page 627
Section 7.8.2, “SDRAM Control Register 0 — SDCR0” on page 628
Section 7.8.3, “SDRAM Control Register 1 — SDCR1” on page 630
Section 7.8.4, “SDRAM Base Register — SDBR” on page 632
Section 7.8.5, “SDRAM Upper Base Register — SDUBR” on page 633
Section 7.8.7, “SDRAM Bank Size Register — SBSR” on page 635
Section 7.8.8, “SDRAM 32-bit Region Size Register — S32SR” on page 637
Section 7.8.9, “DDR ECC Control Register — DECCR” on page 638
Section 7.8.10, “DDR ECC Log Registers — DELOG0, DELOG1” on page 639
Section 7.8.11, “DDR ECC Address Registers — DEAR0, DEAR1” on page 641
Section 7.8.12, “DDR ECC Context Address Registers — DECAR0, DECAR1” on page 642
Section 7.8.13, “DDR ECC Context Upper Address Registers — DECUAR0, DECUAR1” on page 643
Section 7.8.14, “DDR ECC Test Register — DECTST” on page 643
Section 7.8.15, “DDR Parity Control and Status Register — DPCSR” on page 644
Section 389, “DDR Parity Address Register — DPAR” on page 645
Section 390, “DDR Parity Upper Address Register — DPUAR” on page 645
Section 391, “DDR Parity Context Address Register — DPCAR” on page 646
Reserved.
Section 392, “DDR Parity Context Upper Address Register — DPCUAR” on page 646
Reserved.
Section 7.8.20, “DDR Memory Controller Interrupt Status Register — DMCISR” on page 647
Section 7.8.21, “DMCU Port Transaction Count Register — DMPTCR” on page 648