Intel
®
81341 and 81342—DDR SDRAM Memory Controller
Intel
®
81341 and 81342 I/O Processors
Developer’s Manual
December 2007
642
Order Number: 315037-002US
7.8.12
DDR ECC Context Address Registers — DECAR0, DECAR1
This register is responsible for logging the address of the ADMA descriptor in
bits[30:05] while an ECC error was detected on the memory bus. The DMA type is read
“DDR ECC Log Registers — DELOG0, DELOG1” on page 639
. Two errors are detected
and logged. The software knows which descriptor was being processed by reading this
register. This register is used in conjunction with DECUARx. Refer to
DDR ECC Context Upper Address Registers — DECUAR0, DECUAR1
.
Table 385. DDR ECC Context Address Registers — DECAR 0, DECAR 1
Bit
Default
Description
31
0
2
Reserved.
30:05
0000000H
ADMA Error Descriptor Address: Bits[30:5] of this bit field stores the ADMA descriptor
address[30:05] when an ECC error occurs. Note that ADMA descriptors are 32-byte aligned.
Bits
[30:05] = ADMA Descriptor Address[30:05].
04:00
00000
2
Reserved.
PCI
IOP
Attributes
Attributes
28
24
20
16
12
8
4
0
31
rv
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
rv
na
rv
na
rv
na
rv
na
rv
na
Attribute Legend:
RV = Reserved
PR = Preserved
RS = Read/Set
RW = Read/Write
RC = Read Clear
RO = Read Only
NA = Not Accessible
Error #
0
1
Intel XScale
®
microarchitecture Local Bus Address
Offset
+1830H
+1834H