Intel
®
81341 and 81342—DDR SDRAM Memory Controller
Intel
®
81341 and 81342 I/O Processors
Developer’s Manual
December 2007
640
Order Number: 315037-002US
19:16
0H
ECC Error Direct Memory Port ID: Indicates the direct memory port of the logged error:
Port ID
Port Name
0000
2
North Internal Bus
0001
2
South Internal Bus
0010
2
Application DMA 0
0011
2
Application DMA 1
0100
2
Application DMA 2
0101
2
MU
15:13
000
2
Reserved
12
0
2
Read or Write
: Indicates when the error occurred during a read or write transaction.
0 = Read error
1 = Write Error
11:09
000
2
Reserved
08
0
2
ECC Error Type:
Indicates the type of error that occurred at this address.
0 = Single Bit Error
1 = Multi-Bit Error
07:00
00H
Syndrome:
Holds the syndrome value that indicated the error.
Table 383. DDR ECC Log Registers — DELOG0, DELOG1 (Sheet 2 of 2)
Bit
Default
Description
PCI
IOP
Attributes
Attributes
28
24
20
16
12
8
4
0
31
ro
na
ro
na
ro
na
ro
na
rv
na
rv
na
rv
na
rv
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
rv
na
rv
na
rv
na
ro
na
rv
na
rv
na
rv
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
Attribute Legend:
RV = Reserved
PR = Preserved
RS = Read/Set
RW = Read/Write
RC = Read Clear
RO = Read Only
NA = Not Accessible
Error #
0
1
Intel XScale
®
microarchitecture Local Bus
Address offset
+1820H
+1824H