Intel
®
81341 and 81342 I/O Processors
December 2007
Developer’s Manual
Order Number: 315037-002US
963
PMON Unit—Intel
®
81341 and 81342
18.5.3
Internal Bus Addresses
The Internal Bus Address Offset to PMMRBAR of any
PMON
Register can be derived by
adding the 4 KB address aligned Internal Bus Memory Mapped Register Range Offset
(
Table 603, “PMON Internal Bus Memory Mapped Register Range Offsets” on page 963
to the Register Offset (
Table 604, “PMON Register Summaries” on page 963
)
For example the offset to PMMRBAR of the
“PMON Status Register - PMONSTAT”
would be
(4 E000H+044H) or 4 E044H.
T
Table 603. PMON Internal Bus Memory Mapped Register Range Offsets
Internal Bus MMR Address Range Offset
(Relative to PMMRBAR)
+4 E000H
Table 604. PMON Register Summaries
Register
Offset
Register Name
+040h
PMON Feature Enable Register - PMONEN
+044h