Intel
®
81341 and 81342—Address Translation Unit (PCI-X)
Intel
®
81341 and 81342 I/O Processors
Developer’s Manual
December 2007
150
Order Number: 315037-002US
T
0E9H
Section 2.13.62, “Offset EDh: HS_NXTP - Next Item Pointer” on page 206
0EAH
Section 2.13.63, “HS_CNTRL - Hot-Swap Control/Status Register” on page 207
0EBH
Reserved
0ECH — 0FFH Reserved
100H — 1FFH Reserved
200H
Section 2.13.64, “Inbound ATU Base Address Register 3 - IABAR3” on page 209
204H
Section 2.13.65, “Inbound ATU Upper Base Address Register 3 - IAUBAR3” on page 210
208H
Section 2.13.66, “Inbound ATU Limit Register 3 - IALR3” on page 211
20CH
Section 2.13.67, “Inbound ATU Translate Value Register 3 - IATVR3” on page 212
210H
Section 2.13.68, “Inbound ATU Upper Translate Value Register 3 - IAUTVR3” on page 212
214H — 2FCH Reserved
300H
Section 2.13.69, “Outbound I/O Base Address Register - OIOBAR” on page 213
304H
Section 2.13.70, “Outbound I/O Window Translate Value Register - OIOWTVR” on page 214
308H
Section 2.13.71, “Outbound Upper Memory Window Base Address Register 0 - OUMBAR0” on page 215
30CH
Section 2.13.72, “Outbound Upper 32-bit Memory Window Translate Value Register 0 - OUMWTVR0” on
310H
Section 2.13.73, “Outbound Upper Memory Window Base Address Register 1 - OUMBAR1” on page 217
314H
Section 2.13.74, “Outbound Upper 32-bit Memory Window Translate Value Register 1 - OUMWTVR1” on
318H
Section 2.13.75, “Outbound Upper Memory Window Base Address Register 2 - OUMBAR2” on page 219
31CH
Section 2.13.76, “Outbound Upper 32-bit Memory Window Translate Value Register 2 - OUMWTVR2” on
320H
Section 2.13.77, “Outbound Upper Memory Window Base Address Register 3 - OUMBAR3” on page 221
324H
Section 2.13.78, “Outbound Upper 32-bit Memory Window Translate Value Register 3 - OUMWTVR3” on
328H
Reserved
32CH
Reserved
330H
Section 2.13.79, “Outbound Configuration Cycle Address Register - OCCAR” on page 223
334H
Section 2.13.80, “Outbound Configuration Cycle Data Register - OCCDR” on page 224
338H
Section 2.13.81, “Outbound Configuration Cycle Function Number - OCCFN” on page 224
33CH — 37CH Reserved
380H
Section 2.13.82, “PCI Interface Error Control and Status Register - PIECSR” on page 225
384H
Section 2.13.83, “PCI Interface Error Address Register - PCIEAR” on page 226
388H
Section 2.13.84, “PCI Interface Error Upper Address Register - PCIEUAR” on page 227
38CH
Section 2.13.85, “PCI Interface Error Context Address Register — PCIECAR” on page 228
394H
Section 2.13.86, “Internal Arbiter Control Register - IACR” on page 229
398H
Section 2.13.87, “Multi-Transaction Timer - MTT” on page 230
39CH
Reserved.
a. All MSI and MSI-X capability register descriptions are in
Section 4.9, “Register Definitions” on page 425
of
Table 22. Address Translation Unit Registers (Sheet 3 of 3)
Register
Offset
ATU Register Section, Name, Page