Intel
®
81341 and 81342 I/O Processors
December 2007
Developer’s Manual
Order Number: 315037-002US
793
Interrupt Controller Unit—Intel
®
81341 and 81342
4
0
2
ADMA Channel 2 End-Of-Transfer Interrupt
0 = Not Interrupting or Not steered to internal FIQ exception or masked by INTCTL0
1 = Interrupting and steered to internal FIQ exception and unmasked by INTCTL0
3
0
2
ADMA Channel 1 End-Of-Chain Interrupt
0 = Not Interrupting or Not steered to internal FIQ exception or masked by INTCTL0
1 = Interrupting and steered to internal FIQ exception and unmasked by INTCTL0
2
0
2
ADMA Channel 1 End-Of-Transfer Interrupt
0 = Not Interrupting or Not steered to internal FIQ exception or masked by INTCTL0
1 = Interrupting and steered to internal FIQ exception and unmasked by INTCTL0
1
0
2
ADMA Channel 0 End-Of-Chain Interrupt
0 = Not Interrupting or Not steered to internal FIQ exception or masked by INTCTL0
1 = Interrupting and steered to internal FIQ exception and unmasked by INTCTL0
0
0
2
ADMA Channel 0 End-Of-Transfer Interrupt
0 = Not Interrupting or Not steered to internal FIQ exception or masked by INTCTL0
1 = Interrupting and steered to internal FIQ exception and unmasked by INTCTL0
Table 479. FIQ Interrupt Source Register 0 — FINTSRC0 (Sheet 3 of 3)
Bit
Default
Description
Memory
Coprocessor
Attributes
Attributes
28
24
20
16
12
8
4
0
31
ro ro ro ro ro ro ro ro ro ro ro ro ro ro ro ro ro ro ro ro ro ro ro ro ro ro ro ro ro ro ro ro
na na na na na na na na na na na na na na na na na na na na na na na na na na na na na na na na
Attribute Legend:
RV = Reserved
PR = Preserved
RS = Read/Set
RW = Read/Write
RC = Read Clear
RO = Read Only
NA = Not Accessible
Intel XScale
®
processor Coprocessor address
CP6, Page 7, Register 0