Intel
®
81341 and 81342—Messaging Unit
Intel
®
81341 and 81342 I/O Processors
Developer’s Manual
December 2007
426
Order Number: 315037-002US
Table 264. Message Unit Registers
Internal Bus Address
Offset
Section, Register Name - Acronym (Page)
4010H
Section 4.9.1, “Inbound Message Register - IMRx” on page 427
4014H
Section 4.9.1, “Inbound Message Register - IMRx” on page 427
4018H
Section 4.9.2, “Outbound Message Register - OMRx” on page 427
401CH
Section 4.9.2, “Outbound Message Register - OMRx” on page 427
4020H
Section 4.9.3, “Inbound Doorbell Register - IDR” on page 428
4024H
Section 4.9.4, “Inbound Interrupt Status Register - IISR” on page 429
4028H
Section 4.9.5, “Inbound Interrupt Mask Register - IIMR” on page 430
402CH
Section 4.9.6, “Outbound Doorbell Register - ODR” on page 431
4030H
Section 4.9.7, “Outbound Interrupt Status Register - OISR” on page 432
4034H
Section 4.9.8, “Outbound Interrupt Mask Register - OIMR” on page 433
4038H
Section 4.9.9, “Inbound Reset Control and Status Register - IRCSR” on page 434
403CH
Section 4.9.10, “Outbound Reset Control and Status Register - ORCSR” on page 435
4048H
Section 4.9.11, “MSI Inbound Message Register — MIMR” on page 436
4050H
Section 4.9.12, “MU Configuration Register - MUCR” on page 437
4054H
Section 4.9.13, “Queue Base Address Register - QBAR” on page 438
4060H
Section 4.9.14, “Inbound Free Head Pointer Register - IFHPR” on page 439
4064H
Section 4.9.15, “Inbound Free Tail Pointer Register - IFTPR” on page 439
4068H
Section 4.9.16, “Inbound Post Head Pointer Register - IPHPR” on page 440
406CH
Section 4.9.17, “Inbound Post Tail Pointer Register - IPTPR” on page 440
4070H
Section 4.9.18, “Outbound Free Head Pointer Register - OFHPR” on page 441
4074H
Section 4.9.19, “Outbound Free Tail Pointer Register - OFTPR” on page 441
4078H
Section 4.9.20, “Outbound Post Head Pointer Register - OPHPR” on page 442
407CH
Section 4.9.21, “Outbound Post Tail Pointer Register - OPTPR” on page 442
4080H
Section 4.9.22, “Index Address Register - IAR” on page 443
4084H
Section 4.9.23, “MU Base Address Register - MUBAR” on page 444
4088H
Section 4.9.24, “MU Upper Base Address Register - MUUBAR” on page 445
408CH - 4FFCH
Reserved,
50
X
Section 4.9.25, “MU MSI-X Table Message Address Registers - M_MT_MAR[0:7]” on page 446
50
X
Section 4.9.26, “MU MSI-X Table Message Upper Address Registers - M_MT_MUAR[0:7]” on page 447
50
X
Section 4.9.27, “MU MSI-X Table Message Data Registers - M_MT_MDR[0:7]” on page 448
50
X
Section 4.9.28, “MU MSI-X Table Message Vector Control Registers - M_MT_MVCR[0:7]” on page 449
5080H - 57FCH
Reserved.
5800H
Section 4.9.29, “MU MSI-X Pending Bits Array Register - M_MPBAR” on page 450
5804H - 5FFCH
Reserved.
Notes:
1.
X is equal to 0H, 1H, 2H, 3H, 4H, 5H, 6H, or 7H.
2.
X is equal to 0H, 1H, 2H, 3H, 4H, 5H, 6H, or 7H.
3.
X is equal to 0H, 1H, 2H, 3H, 4H, 5H, 6H, or 7H.
4.
X is equal to 0H, 1H, 2H, 3H, 4H, 5H, 6H, or 7H.