Intel
®
81341 and 81342—Contents
Intel
®
81341 and 81342 I/O Processors
Developer’s Manual
December 2007
24
Order Number: 315037-002US
21.3 Accessing Peripheral Registers Using the Core Coprocessor Register Interface........ 1018
21.6.1.1 Application DMA 0-2 .............................................................. 1025
21.6.1.2 Inter-Processor Messaging Unit ............................................... 1027
21.6.1.3 SRAM Memory Controller........................................................ 1029
21.6.1.4 Peripheral Bus Interface Unit .................................................. 1030
21.6.1.5 System Controller ................................................................. 1030
21.6.1.6 Internal Bus Bridge................................................................ 1031
21.6.1.7 DDR SDRAM Memory Controller............................................... 1032
21.6.1.8 I/O Pad Control..................................................................... 1033
21.6.1.9 UART 0-1 ............................................................................. 1036
C Bus Interface Unit 0-2 ...................................................... 1037
21.6.1.12Messaging Unit ..................................................................... 1038
PMON
Unit .......................................................................... 1040
21.6.2.1 Address Translation Unit (PCI-X) ............................................. 1042
21.6.2.2 Address Translation Unit (PCI-E) ............................................. 1046