Intel
®
81341 and 81342—Application DMA Unit
Intel
®
81341 and 81342 I/O Processors
Developer’s Manual
December 2007
534
Order Number: 315037-002US
shows the Source Lower Address Register0…15. These read-only registers
are loaded when a basic, full, P+Q, or Dual XOR chain descriptor is read from memory.
Note:
This register represents bits 31:00 of the local memory address.
Note:
The register addresses for the Sources Lower Address Registers (SLARx)and the Source
Upper Address Registers (SUARx) are ordered the same as in the descriptor formats.
Table 326. Source Lower Address Register 0…15_x — SLAR0…15_x
Bit
Default
Description
31:00
00000000H Lower Memory Address - lower 32-bit Local memory source address.
Host
IOP
Attributes
Attributes
28
24
20
16
12
8
4
0
31
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
Attribute Legend:
RV = Reserved
PR = Preserved
RS = Read/Set
RW = Read/Write
RC = Read Clear
RO = Read Only
NA = Not Accessible
Internal Bus Address Offset
Register
SLAR0
SLAR1
SLAR2
SLAR3
SLAR4
SLAR5
SLAR6
SLAR7
SLAR8
SLAR9
SLAR10
SLAR11
SLAR12
SLAR13
SLAR14
SLAR15
Ch-0
003CH
0044H
004CH
0054H
005CH
0064H
006CH
0074H
007CH
0084H
008CH
0094H
009CH
00A4H
00ACH
00B4H
Ch-1
023CH
0244H
024CH
0254H
025CH
0264H
026CH
0274H
027CH
0284H
028CH
0294H
029CH
02A4H
02ACH
02B4H
Ch-2
043CH
0444H
044CH
0454H
045CH
0464H
046CH
0474H
047CH
0484H
048CH
0494H
049CH
04A4H
04ACH
04B4H