Intel
®
81341 and 81342—Peripheral Registers
Intel
®
81341 and 81342 I/O Processors
Developer’s Manual
December 2007
1046
Order Number: 315037-002US
21.6.2.2 Address Translation Unit (PCI-E)
All of the ATU registers are accessible through both inbound PCI configuration cycles
and the 81341 and 81342 core CPU (Register offsets 000H through FFFH).
The Internal Bus Address Offset to PMMRBAR of any ATU Register can be derived by
adding the 4 KB address aligned ATUE Base Address Offset (
81342 ATUE Configuration Space Base Address Offset” on page 1046
) to the Register
Offset (
Table 669, “Address Translation Unit Registers — ATUE” on page 1047
For example, when INTERFACE_SEL_PCIX# is asserted, the offset to PMMRBAR of the
ATU Command Register would be (4 D000H+004H) or 4 D004H.
Note:
The 4 KB Address Aligned Range Offset can be different depending on two configuration
straps as described in
.
Table 668. 81341 and 81342 ATUE Configuration Space Base Address Offset
INTERFACE_SEL_PCIX#
ATUE Base Address Offset (Relative to PMMRBAR)
PCI Attributes
Deasserted
+4 0000H
Asserted
+4 5000H
Local Attributes
Deasserted
+4 8000H
Asserted
+4 D000H