Intel
®
81341 and 81342 I/O Processors
December 2007
Developer’s Manual
Order Number: 315037-002US
343
Address Translation Unit (PCI Express)—Intel
®
81341 and 81342
3.16.53 ATU Power Management Control/Status Register - APMCSR
Power Management Control/Status bits adhere to the definitions in the PCI Bus Power
Management Interface Specification, Revision 1.1. This 16-bit register is the control
and status interface for the power management extended capability.
Note:
Some bits in this register are sticky through reset.
Table 187. ATU Power Management Control/Status Register - APMCSR
Bit
Default
Description
15
0
2
PME_Status - This function is not capable of asserting the PME# signal in any state, since
PME#
# is not
supported by the 81341 and 81342. Hard-wired 0
14:9
00H
Reserved
8
0
2
PME_En - This bit is hard-wired to read-only 0
2
since this function does not support
PME#
generation
from any power state.
7:2
000000
2
Reserved
1:0
00
2
Power State - This 2-bit field is used both to determine the current power state of a function and to set
the function into a new power state. The definition of the values is:
00
2
- D0
01
2
- D1
10
2
- D2 (Unsupported)
11
2
- D3
hot
The 81341 and 81342 supports the D0, D1, and D3
hot
states.
Note:
A write of 10 to this field is discarded and does not change to power state. Additionally a
change of state from D0->D3, D0->D1, D1->D3, or D3->D0 can result in setting bit 16 of the
ATUISR.
PCI
IOP
Attributes
Attributes
15
12
8
4
0
ro
ro
rv
rv
rv
rv
rv
rv
rv
rv
rv
rv
rv
rv
ro
ro
rv
rv
rv
rv
rv
rv
rv
rv
rv
rv
rv
rv
rw
rw
rw
rw
Attribute Legend:
RV = Reserved
PR = Preserved
RS = Read/Set
RW = Read/Write
RC = Read Clear
RO = Read Only
NA = Not Accessible
Internal Bus Address Offset
+09CH