Intel
®
81341 and 81342—Contents
Intel
®
81341 and 81342 I/O Processors
Developer’s Manual
December 2007
12
Order Number: 315037-002US
4.9.26 MU MSI-X Table Message Upper Address Registers - M_MT_MUAR[0:7]........447
4.9.27 MU MSI-X Table Message Data Registers - M_MT_MDR[0:7].......................448
4.9.28 MU MSI-X Table Message Vector Control Registers - M_MT_MVCR[0:7]........449
4.9.29 MU MSI-X Pending Bits Array Register - M_MPBAR ....................................450
4.9.30 MSI Capability Identifier Register - Cap_ID ..............................................450
4.9.31 MSI Next Item Pointer Register - MSI_Next_Ptr ........................................451
4.9.32 Message Control Register - Message_Control............................................452
4.9.33 Message Address Register - Message_Address..........................................453
4.9.34 Message Upper Address Register - Message_Upper_Address.......................454
4.9.35 Message Data Register- Message_Data....................................................455
4.9.36 MSI-X Capability Identifier Register - MSI-X_Cap_ID.................................456
4.9.37 MSI-X Next Item Pointer Register - MSI-X_Next_Item_Ptr..........................457
4.9.38 MSI-X Message Control Register - MSI-X_MCR..........................................458
4.9.39 MSI-X Table Offset Register — MSI-X_Table_Offset...................................459
4.9.40 MSI-X Pending Bit Array Offset Register - MSI-X_PBA_Offset......................460
4.9.41 MU MSI-X Control Register X — MMCRx ...................................................461
4.9.42 Inbound MSI Interrupt Pending Register x — IMIPRx .................................462
5.3.5 P+Q Update Descriptor Format...............................................................478
5.4.2 Synchronizing a Program to Chained Operation.........................................482
5.6.2 64/32-bit Unaligned Data Transfers.........................................................488
5.7.1 Per Channel Support for ADMA Operations ...............................................490
5.7.3 XOR Operation with P+Q RAID-6 ............................................................494
5.8.1 CRC Mode Configuration and Operation....................................................506
5.8.1.1 Chaining of CRC Calculation Across Multiple Descriptors................507