Intel
®
81341 and 81342—Inter-Processor Messaging Unit
Intel
®
81341 and 81342 I/O Processors
Developer’s Manual
December 2007
860
Order Number: 315037-002US
Table 544. IMU Test and Set Registers — IMUTSR[0:511]
Bit
Default
Description
07:02
00H
Reserved.
01
0
2
Intel XScale
®
processor
1 bit
— This bit is only affected by Intel XScale
®
processor 1 transactions, and
is a read-only bit for the other core (Intel XScale
®
processor 0). This bit is set when Intel XScale
®
processor 1 reads this register and both bit 0 and bit 1 are cleared. This bit is cleared when Intel
XScale
®
processor 1 writes a 02 to this bit. Writing a 12 does not have any effect to this bit.
Note:
Both bits 1 and 0 cannot be 112 at any given time.
00
0
2
Intel XScale
®
processor
0 bit
— This bit is only affected by Intel XScale
®
processor 0 transactions, and
is a read-only bit for the other core (Intel XScale
®
processor 1). This bit is set when Intel XScale
®
processor 0 reads this register and both bit 0 and bit 1 are cleared. This bit is cleared when Intel
XScale
®
processor 0 writes a 02 to this bit. Writing a 1b does not have any effect to this bit.
Note:
Both bits 1 and 0 cannot be 11b at any given time.
Core 1
Core 0
Attributes
Attributes
7
4
0
rv
rv
rv
rv
rv
rv
rv
rv
rv
rv
rv
rv
ro
rw
rw
ro
3
Attribute Legend:
RV = Reserved
PR = Preserved
RS = Read/Set
RW = Read/Write
RC = Read Clear
RO = Read Only
NA = Not Accessible
Intel XScale
®
processor internal bus address offset
+0B00H
through
+0CFFH
IMUTSR0
through
IMUTSR511