Intel
®
81341 and 81342—Peripheral Registers
Intel
®
81341 and 81342 I/O Processors
Developer’s Manual
December 2007
1028
Order Number: 315037-002US
Send Queue Upper Base Address Register 2 — SQUBAR2
32
+6CH
Receive Queue Put/Get Pointer Register 2 — RQPG2
32
+70H
Receive Queue Control Register 2 — RQCR2
32
+74H
Receive Queue Lower Base Address Register 2 — RQLBAR2
32
+78H
Receive Queue Upper Base Address Register 2 — RQUBAR2
32
+7CH
Send Queue Put/Get Pointer Register 3 — SQPG3
32
+80H
Send Queue Control Register 3 — SQCR3
32
+84H
Send Queue Lower Base Address Register 3 — SQLBAR3
32
+88H
Send Queue Upper Base Address Register 3 — SQUBAR3
32
+8CH
Receive Queue Put/Get Pointer Register 3 — RQPG3
32
+90H
Receive Queue Control Register 3 — RQCR3
32
+94H
Receive Queue Lower Base Address Register 3 — RQLBAR3
32
+98H
Receive Queue Upper Base Address Register 3 — RQUBAR3
32
+9CH
Reserved.
x
+A0H through AFH
IMU Test and Set Registers — IMUTSR[0:511]
8 x512
+000H through 1FFH
Table 642. Inter-Processor Messaging Unit (Sheet 2 of 2)
Register Description (Name)
Register
Size in
Bits
Internal Bus Address Offset
(Relative to IMU Base
Address)