Intel
®
81341 and 81342 I/O Processors
December 2007
Developer’s Manual
Order Number: 315037-002US
753
Interrupt Controller Unit—Intel
®
81341 and 81342
11.5.3.2 Error Interrupt Sources
The 81341 and 81342 Interrupt Controller receives error interrupts from the ATUs, the
Messaging Unit, the Application DMA channels. Each of these interrupts represent an
error condition in the peripheral unit. Refer to the appropriate units for more details.
A valid interrupt from any of these sources, outputs a level-sensitive interrupt to the
81341 and 81342 Interrupt Controller input. The corresponding FIQ or IRQ interrupt
source register bit in the interrupt controller remains active as long as the interrupt is
pending in the peripheral unit. The appropriate FIQ or IRQ interrupt source bit is
cleared by clearing the source of the interrupt at the internal peripheral.
Table 455. Error Interrupt Sources
Unit
Register
Error Condition
Intel XScale
®
processor
L2 Cache/BIU Error Logging Register (ERRLOG) L2 cache single bit ECC error.
ADMA Channel 2-0
Channel Status Register 2-0
IB Master Abort
PCI Master Abort
PCI Target Abort (master)
Unexpected Split Completion
ATU -X & -E
ATU -X & -E Interrupt Status Register
ATU Vital Product Data Address Updated
ATU Inbound Memory Window 1 Base Updated
Initiated Split Completion Error Message
Received Split Completion Error Message
Power State Transition
P_SERR#
Asserted
PCI Detected Parity Error
ATU BIST Interrupt
IB Master Abort
P_SERR#
Detected
PCI Master Abort
PCI Target Abort (master)
PCI Target Abort (target)
PCI Master Parity Error
DDR SDRAM Memory
Controller
DDR Memory Controller Interrupt Status
Register
ECC Error 0
ECC Error 1
ECC Error N
Address Region Error
Parity Error 0
Parity Error N
SRAM Memory Controller
SRAM Memory Controller Interrupt Status
Register
ECC Error 0
ECC Error N
Address Region Error
Parity Error 0
Parity Error N
Messaging Unit
Inbound Interrupt Status Register
Outbound Free Queue Full Interrupt
Error Doorbell Interrupt
Watch Dog Time
Timer Interrupt Status Register
Timer Expiration