Intel
®
81341 and 81342—DDR SDRAM Memory Controller
Intel
®
81341 and 81342 I/O Processors
Developer’s Manual
December 2007
636
Order Number: 315037-002US
07:06
00
2
Reserved
05:03
000
2
Reserved.
02
0
2
Number of DDR Banks — This field indicates the number of DDR Banks supported. Up to two DDR banks
are supported.
0
2
= 2 Banks
1
2
= 1 Bank
01:00
00
2
SDRAM Technology:
Defines the memory subsystem technology.
00
2
= 512 Mbit
01
2
= 1 Gbit
10
2 =
2 Gbit
11
2
= Reserved
Table 380. SDRAM Bank Size Register — SBSR (Sheet 2 of 2)
Bit
Default
Description
PCI
IOP
Attributes
Attributes
28
24
20
16
12
8
4
0
31
rw
na
rw
na
rw
na
rw
na
rw
na
rv
na
rv
na
rv
na
rv
na
rv
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rv
na
rv
na
rv
na
rv
na
rw
na
rw
na
rw
na
rw
na
rv
na
rv
na
rv
na
rv
na
rv
na
rw
na
rw
na
rw
na
Attribute Legend:
RV = Reserved
PR = Preserved
RS = Read/Set
RW = Read/Write
RC = Read Clear
RO = Read Only
NA = Not Accessible
Intel XScale
®
microarchitecture Local
Bus Address offset
+1814H