Intel
®
81341 and 81342 I/O Processors
December 2007
Developer’s Manual
Order Number: 315037-002US
841
Inter-Processor Messaging Unit—Intel
®
81341 and 81342
13.6.12 Receive Queue Upper Base Address Register 0 — RQUBAR0
The Receive Queue Upper Base Address Register 0 (RQUBAR0) represents the upper 4-
bits of the address for the first queue entry in Receive Queue 0.
13.6.13 Send Queue Put/Get Pointer Register 1 — SQPG1
The Send Queue Put/Get Pointer Register 1 (SQPG1) provides the capability to
communicate to the other processor through the Put pointer that there have been one
or more entries added to Send Queue 1. Likewise, the other processor can
communicate back through the Get pointer which Send Queue 1 entries are now
released for adding new messages.
Table 519. Receive Queue Upper Base Address Register 0 — RQUBAR0
Bit
Default
Description
31:4
00000000H Reserved
3:0
0H
Receive Queue 0 Base Upper Base Address
— The upper 4-bits of the address for the first queue
entry in Receive Queue 0.
PCI
IOP
Attributes
Attributes
28
24
20
16
12
8
4
0
31
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
ro
na
ro
na
ro
na
ro
na
Attribute Legend:
RV = Reserved
PR = Preserved
RS = Read/Set
RW = Read/Write
RC = Read Clear
RO = Read Only
NA = Not Accessible
Intel XScale
®
processor internal bus address offset
+0A3CH
Table 520. Send Queue Put/Get Pointer Register 1 — SQPG1
Bit
Default
Description
31:16
0000H
Send Queue 1 Get Pointer
— Index of the next queue entry for the other processor to read in Send
Queue 1.
15:00
0000H
Send Queue 1 Put Pointer
— Index of the next queue entry to fill in Send Queue 1.
PCI
IOP
Attributes
Attributes
28
24
20
16
12
8
4
0
31
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
Attribute Legend:
RV = Reserved
PR = Preserved
RS = Read/Set
RW = Read/Write
RC = Read Clear
RO = Read Only
NA = Not Accessible
Intel XScale
®
processor internal bus address offset
+0A40H