Intel
®
81341 and 81342—System Controller (SC) and Internal Bus Bridge
Intel
®
81341 and 81342 I/O Processors
Developer’s Manual
December 2007
540
Order Number: 315037-002US
Table 329. Address and Data Parity Testing Initiator IDs
Internal Bus Initiator
Initiator ID
Reserved
0000
2
Intel XScale
®
processor 0 (coreID = 0)
0001
2
Intel XScale
®
processor 1 (coreID = 1)
0010
2
ATU-X
0011
2
ATU-E
0100
2
ADMA
0101
2
Reserved
0110
2
Messaging Unit
0111
2
Reserved
1000
2
SMBus and
PMON
1001
2
Reserved
1010
2
Reserved
1011
2
through 1111
2
Note:
This table contains the Initiator IDs for injecting address parity error when these initiators are making
address requests. In addition these same Initiator IDs can be used when injecting data parity error
when these initiators are pushing data during writes.
Table 330. Data Parity Testing Completer IDs
Internal Bus Initiator
Initiator ID
Reserved
0000
2
Not Applicable
a
a. Not applicable implies that the ID associated with that initiator does not return completion data.
0001
2
Not Applicable
0010
2
ATU-X
0011
2
ATU-E
0100
2
ADMA
0101
2
Reserved
0110
2
Messaging Unit and DDR MCU
0111
2
Reserved
1000
2
UART, I2C, GPIO, PBI, and
PMON
1001
2
Not Applicable
1010
2
Reserved
1011
2
through 1111
2
Note:
This table contains the Initiator IDs for injecting data parity error when these Initiators are returning
data during read completions. Note that in this scenario the initiator of the data transaction is the
actual completer.