Intel
®
81341 and 81342 I/O Processors
December 2007
Developer’s Manual
Order Number: 315037-002US
19
Contents—Intel
®
81341 and 81342
12.1.1 Basic Programmable Timer Operation...................................................... 808
12.1.3 Load/Store Access Latency for Timer Registers......................................... 810
12.4.2.1 Bit 0 — Terminal Count Status Bit (TMRx.tc)............................... 815
12.4.2.2 Bit 1 — Timer Enable (TMRx.enable) ......................................... 815
12.4.2.3 Bit 2 — Timer Auto Reload Enable (TMRx.reload) ........................ 815
12.4.2.4 Bit 3 — Timer Register Privileged Read/Write Control (TMRx.pri)... 816
12.4.2.5 Bits 4, 5 — Timer Input Clock Select (TMRx.csel1:0).................... 816
12.4.6 Watch Dog Timer Control Register – WDTCR ............................................ 819
12.4.7 Watch Dog Timer Setup Register – WDTSR.............................................. 819
12.5 Uncommon TCRX and TRRX Conditions .............................................................. 820
13.3.1.1 Send Queue Management ........................................................ 827
13.3.1.2 Receive Queue Management..................................................... 827
13.6.4 Door Bell Enable Other Processor Register — DBEOR................................. 835
13.6.5 Send Queue Put/Get Pointer Register 0 — SQPG0..................................... 836
13.6.6 Send Queue Control Register 0 — SQCR0 ................................................ 837
13.6.7 Send Queue Lower Base Address Register 0 — SQLBAR0........................... 838
13.6.8 Send Queue Upper Base Address Register 0 — SQUBAR0........................... 838
13.6.9 Receive Queue Put/Get Pointer Register 0 — RQPG0 ................................. 839
13.6.10Receive Queue Control Register 0 — RQCR0 ............................................ 840
13.6.11Receive Queue Lower Base Address Register 0 — RQLBAR0 ....................... 840
13.6.12Receive Queue Upper Base Address Register 0 — RQUBAR0....................... 841
13.6.13Send Queue Put/Get Pointer Register 1 — SQPG1..................................... 841
13.6.14Send Queue Control Register 1 — SQCR1 ................................................ 842
13.6.15Send Queue Lower Base Address Register 1 — SQLBAR1........................... 843
13.6.16Send Queue Upper Base Address Register 1 — SQUBAR1........................... 843
13.6.17Receive Queue Put/Get Pointer Register 1 — RQPG1 ................................. 844
13.6.18Receive Queue Control Register 1 — RQCR1 ............................................ 845
13.6.19Receive Queue Lower Base Address Register 1 — RQLBAR1 ....................... 846