Intel
®
81341 and 81342—Peripheral Registers
Intel
®
81341 and 81342 I/O Processors
Developer’s Manual
December 2007
1032
Order Number: 315037-002US
21.6.1.7 DDR SDRAM Memory Controller
DDR SDRAM Memory Controller is allocated 512 Bytes of PMMR registers space and is
always located at 1800H relative to the PMMRBAR. Use the following equation
to calculate the actual register address:
Internal Bus Address = P DMCU Base Address Register Offset.
Note:
DDR I/O pad control registers are located in
registers block.
Table 651. DMCU Base Address Offset.
Unit
DMCU Base Address Offset (Relative to PMMRBAR)
DMCU
+1800H
Table 652. DDR SDRAM Memory Controller
Register Description (Name)
Bits
Internal Bus Address Offset
a
a. Relative to DMCU base address offset.
SDRAM Initialization Register — SDIR
32
+000H
SDRAM Control Register 0 — SDCR0
32
+004H
SDRAM Control Register 1 — SDCR1
32
+008H
SDRAM Base Register — SDBR
32
+00CH
SDRAM Upper Base Register — SDUBR
32
+010H
SDRAM Bank Size Register — SBSR
32
+014H
SDRAM 32-bit Region Size Register — S32SR
32
+018H
DDR ECC Control Register — DECCR
32
+01CH
DDR ECC Log 0 Register — DELOG0
32
+020H
DDR ECC Log 1 Register — DELOG1
32
+024H
DDR ECC Address 0 Register — DEAR0
32
+028H
DDR ECC Address 1 Register — DEAR1
32
+02CH
DDR ECC Context Address 0 Register — DECAR0
32
+030H
DDR ECC Context Address 1 Register — DECAR1
32
+034H
DDR ECC Context Upper Address 0 Register — DECUAR0
32
+038H
DDR ECC Context Upper Address 1 Register — DECUAR1
32
+03CH
ECC Test Register — DECTST
32
+040H
DDR Parity Control and Status Register — DPCSR
32
+044H
DDR Parity Address Register — DPAR
32
+048H
DDR Parity Upper Address Register — DPUAR
32
+04CH
DDR Parity Context Address Register — DPCAR
32
+050H
Reserved
32
+054H
DDR Parity Context Upper Address Register — DPCUAR
32
+058H
DDR Memory Controller Interrupt Status Register — DMCISR
32
+060H
Reserved
32
+064H
DDR MCU Port Transaction Count Register — DMPTCR
32
+068H
DDR MCU Preemption Control Register — DMPCR
32
+06CH
Refresh Frequency Register — RFR
32
+070H
Reserved
x
+074H t0B0H
Reserved
x
+0B4H t1FFH