Intel
®
81341 and 81342—Clocking and Reset
Intel
®
81341 and 81342 I/O Processors
Developer’s Manual
December 2007
992
Order Number: 315037-002US
MEM_FREQ[1:0]
Strap
Memory Frequency:
Determines the frequency of the DDR2 SDRAM
memory subsystem.
MEM_FREQ[1:0]
00
Reserved
01
Reserved
10
DDR-II SDRAM @ 533 MHz
11
DDR-II SDRAM @ 400 MHz (default)
PCIXM1_100#
Strap
PCI-X Mode 1 100 MHz Enable:
When operating as the Central
Resource (
PCIX_EP#
= 1) this strap limits the PCI-X bus to 100 MHz
when operating in Mode 1.
PCIXM2_100#
Strap
PCI-X Mode 2 100 MHz Enable:
When operating as the Central
Resource (
PCIX_EP#
= 1) this strap limits the PCI-X bus to 100 MHz
when operating in Mode 2.
Table 630. Clock Pin Summary (Sheet 2 of 2)
Pin
Input/Output
Description