Intel
®
81341 and 81342—Inter-Processor Messaging Unit
Intel
®
81341 and 81342 I/O Processors
Developer’s Manual
December 2007
838
Order Number: 315037-002US
13.6.7
Send Queue Lower Base Address Register 0 — SQLBAR0
The Send Queue Lower Base Address Register 0 (SQLBAR0) sets the lower 32-bits of
the address for the first queue entry in Send Queue 0.
13.6.8
Send Queue Upper Base Address Register 0 — SQUBAR0
The Send Queue Upper Base Address Register 0 (SQUBAR0) sets the upper 4-bits of
the address for the first queue entry in Send Queue 0.
Table 514. Send Queue Lower Base Address Register 0 — SQLBAR0
Bit
Default
Description
31:00
00000000H
Send Queue 0 Base Lower Base Address
— The lower 32-bits of the address for the first queue
entry in Send Queue 0.
PCI
IOP
Attributes
Attributes
28
24
20
16
12
8
4
0
31
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
Attribute Legend:
RV = Reserved
PR = Preserved
RS = Read/Set
RW = Read/Write
RC = Read Clear
RO = Read Only
NA = Not Accessible
Intel XScale
®
processor internal bus address offset
+0A28H
Table 515. Send Queue Upper Base Address Register 0 — SQUBAR0
Bit
Default
Description
31:4
00000000H Reserved
3:0
0H
Send Queue 0 Base Upper Base Address
— The upper 4-bits of the address for the first queue entry
in Send Queue 0.
PCI
IOP
Attributes
Attributes
28
24
20
16
12
8
4
0
31
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rw
na
rw
na
rw
na
rw
na
Attribute Legend:
RV = Reserved
PR = Preserved
RS = Read/Set
RW = Read/Write
RC = Read Clear
RO = Read Only
NA = Not Accessible
Intel XScale
®
processor internal bus address offset
+0A2CH