Intel
®
81341 and 81342 I/O Processors
December 2007
Developer’s Manual
Order Number: 315037-002US
465
Application DMA Unit—Intel
®
81341 and 81342
shows a block diagram of the ADMA unit.
Application DMA programming interface is accessible from the internal bus through a
memory-mapped register interface. Data for the XOR operation is configured by writing
the source addresses, destination address, number of bytes to transfer, and various
control information into a chain descriptor. Chain descriptors are described in detail in
Section 5.3, “ADMA Descriptors” on page 466
Figure 47. Application DMA Channel Block Diagram
XOR Store Queue
Application DMA Channel
CRC-32C
Generator
Engine
Control Registers
XOR Unit
Internal
Unit
Data
SD
RA
M
Me
mo
ry
Po
rt
128
-bit
Inte
rna
lBu
s
Bus
Interface
Memory
Unit
Port
Interface
Destination Store Queue
Intel®
I/O
Processor
Intel®
I/O
Processor
B6218-01