Intel
®
81341 and 81342—SRAM Memory Controller
Intel
®
81341 and 81342 I/O Processors
Developer’s Manual
December 2007
704
Order Number: 315037-002US
8.6.5
SRAM ECC Address Register — SEAR
This register is responsible for logging the address where the error was detected on the
local memory bus. One error can be detected and logged. The software knows which
SRAM address had the error by reading this register and decoding the syndrome in the
log register. The upper 4 bits are captured in the SECR — refer to
Section 8.3.3, “Error Correction
8.6.6
SRAM ECC Context Address Register — SECAR
This register is responsible for logging the descriptor tag of the descriptor while the
ECC error was detected on the local memory bus. One error can be detected and
logged. The software knows which descriptor was being processed by reading this
register.
Table 424. SRAM ECC Address Register — SEAR
Bit
Default
Description
31:02
0
Error Address: Stores the lower 30 bits of the address that resulted in a single bit or multi-bit error.
01:00
00
2
Reserved
PCI
IOP
Attributes
Attributes
28
24
20
16
12
8
4
0
31
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
rv
na
rv
na
Attribute Legend:
RV = Reserved
PR = Preserved
RS = Read/Set
RW = Read/Write
RC = Read Clear
RO = Read Only
NA = Not Accessible
Intel XScale
®
processor Local Bus Address Offset
+1510H
Table 425. SRAM ECC Context Address Register — SECAR
Bit
Default
Description
31:24
00H
Reserved
23:00
00 0000H
Reserved.
PCI
IOP
Attributes
Attributes
28
24
20
16
12
8
4
0
31
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
Attribute Legend:
RV = Reserved
PR = Preserved
RS = Read/Set
RW = Read/Write
RC = Read Clear
RO = Read Only
NA = Not Accessible
Intel XScale
®
processor Local Bus Address Offset
+1514H