Intel
®
81341 and 81342—DDR SDRAM Memory Controller
Intel
®
81341 and 81342 I/O Processors
Developer’s Manual
December 2007
626
Order Number: 315037-002US
Table 373. Memory Controller Pad Registers
Section, Register Name — Acronym (Page)
Section 7.8.24, “DDR RCOMP Control Register — DRCR” on page 652
Section 7.8.25, “RCOMP Pad Drive Strength Select Register — RPDSR” on page 654
Section 7.8.26, “DQ Pad ODT Drive Strength Manual Override Values Register — DQPODSR” on page 655
Section 7.8.27, “DQ Pad Drive Strength Manual Override Values Register — DQPDSR” on page 656
Section 7.8.28, “MA Pad Drive Strength Manual Override Values Register — MAPDSR” on page 657
Section 7.8.29, “MCLK Pad Drive Strength Manual Override Values Register — MPDSR” on page 658
Section 7.8.30, “CKE/CS Pad Drive Strength Manual Override Values Register — CKEPDSR” on page 659
Section 7.8.31, “DLL Delay Register 0 — DLLR0” on page 660
Section 7.8.32, “DLL Delay Register 1 — DLLR1” on page 661
Section 7.8.33, “DLL Delay Register 2 — DLLR2” on page 662
Section 7.8.34, “DLL Delay Register 3 — DLLR3” on page 663
Section 7.8.35, “DLL Delay Register 4 — DLLR4” on page 664
Section 7.8.36, “DLL Delay for Receive Enable Register — DLLRCVER” on page 665