Intel
®
81341 and 81342—Application DMA Unit
Intel
®
81341 and 81342 I/O Processors
Developer’s Manual
December 2007
536
Order Number: 315037-002US
shows the Source Upper Address Register0…15. These read-only registers
are loaded when basic, full, P+Q, or Dual XOR chain descriptor is read from memory.
For a P+Q Transfer, the upper 8-bits of these registers represent the 16 Galois Field
Multipliers (see
Section 5.7.3, “XOR Operation with P+Q RAID-6” on page 494
associated with the 16 Source Addresses.
Note:
When the Transfer Direction field (bits 2:1 of the ADCR) maps the source address(es)
to the Host
I/O interface, this register represents bits 63:32 of the Host address. Otherwise, bits
3:0 of this register represents bits 35:32 of the internal bus or local memory address.
Warning:
When the Transfer Direction field (bits 2:1 of the ADCR) maps the source address(es)
to the internal bus or local memory interface, bits 31:4 of the SUAR0…15_x
must
be
programmed to all zeros.
Note:
The register addresses for the Sources Upper Address Registers (SUARx)and the
Source Upper Address Registers (SUARx) are ordered the same as in the descriptor
formats.
Table 327. Source Upper Address Register 0…15_x — SUAR0…15_x
Bit
Default
Description
31:24
00H
Data Multiplier (DMLT0…15) - In a P+Q operation, this value is the 8-bit Galois field multiplier associated
with Source 0…15, otherwise these bits are Reserved.
In a P+Q update operation, this is the 8-bit Galois field multiplier associated with the Q check data block
update function. This only applies to SUAR3 in this operation.
23:00
00000000H Upper Memory Address - Upper 4-bit Local memory source address.
Host
IOP
Attributes
Attributes
28
24
20
16
12
8
4
0
31
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
Attribute Legend:
RV = Reserved
PR = Preserved
RS = Read/Set
RW = Read/Write
RC = Read Clear
RO = Read Only
NA = Not Accessible
Internal Bus Address Offset
Register
SUAR0
SUAR1
SUAR2
SUAR3
SUAR4
SUAR5
SUAR6
SUAR7
SUAR8
SUAR9
SUAR10
SUAR11
SUAR12
SUAR13
SUAR14
SUAR15
Ch-0
0040H
0048H
0050H
0058H
0060H
0068H
0070H
0078H
0080H
0088H
0090H
0098H
00A0H
00A8H
00B0H
00B8H
Ch-1
0240H
0248H
0250H
0258H
0260H
0268H
0270H
0278H
0280H
0288H
0290H
0298H
02A0H
02A8H
02B0H
02B8H
Ch-2
0440H
0448H
0450H
0458H
0460H
0468H
0470H
0478H
0480H
0488H
0490H
0498H
04A0H
04A8H
04B0H
04B8H