Intel
®
81341 and 81342 I/O Processors
December 2007
Developer’s Manual
Order Number: 315037-002US
525
Application DMA Unit—Intel
®
81341 and 81342
5.16.5
ADMA Next Descriptor Address Register x — ANDARx
The ADMA Next Descriptor Address Register (ANDAR) contains the address of the next
chain descriptor in local memory. When starting a transfer, this register contains the
address of the first chain descriptor.
depicts the ADMA Next Descriptor
Address Register.
All chain descriptors (Basic and Full) are aligned on an eight 32-bit word boundary. The
ADMA may set bits 04:00 to zero when loading this register.
Note:
The
ADMA Enable
bit in the ACCR and the
ADMA Active
bit in the ACSR must both be
clear prior to writing the ANDAR. Writing a value to this register while the ADMA is
active may result in undefined behavior.
Table 320. ADMA Next Descriptor Address Register x — ANDARx
Bit
Default
Description
31:05
0000000H Next Descriptor Address - local memory address of the next chain descriptor to be read by the
Application DMA.
04:00
00000
2
Reserved
Host
IOP
Attributes
Attributes
28
24
20
16
12
8
4
0
31
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rv
na
rv
na
rv
na
rv
na
rv
na
Attribute Legend:
RV = Reserved
PR = Preserved
RS = Read/Set
RW = Read/Write
RC = Read Clear
RO = Read Only
NA = Not Accessible
Channel #
0
1
2
Internal bus address offset
0024H
0224H
0424H