Intel
®
81341 and 81342—Application DMA Unit
Intel
®
81341 and 81342 I/O Processors
Developer’s Manual
December 2007
470
Order Number: 315037-002US
Each word in the chain descriptor is analogous to control register values. Bit definitions
for the words in the chain descriptor are the same as for the control registers.
• The first eight words are the Basic descriptor. Please see
Chain Descriptor Format” on page 467
for more details.
• The ninth word is the lower 32-bit source address for source 1 of the XOR-transfer
operation. This value is loaded into the Source Lower Address Register 1.
• The tenth word is the upper 32-bit source address for source 1of the XOR-transfer
operation. This value is loaded into the Source Upper Address Register 1.
• The eleventh word is the lower 32-bit source address for source 2 of the XOR-
transfer operation. This value is loaded into the Source Lower Address Register 2.
• The twelfth word is the upper 32-bit source address for source 2 of the XOR-
transfer operation. This value is loaded into the Source Upper Address Register 2.
• The thirteenth word is the lower 32-bit source address for source 3 of the XOR-
transfer operation. This value is loaded into the Source Lower Address Register 3.
• The fourteenth word is the upper 32-bit source address for source 3 of the XOR-
transfer operation. This value is loaded into the Source Upper Address Register 3.
• The fifteenth word is the lower 32-bit source address for source 4 of the XOR-
transfer operation. This value is loaded into the Source Lower Address Register 4.
• The sixteenth word is the upper 32-bit source address for source 4 of the XOR-
transfer operation. This value is loaded into the Source Upper Address Register 4.
• The seventeenth word is the lower 32-bit source address for source 5 of the XOR-
transfer operation. This value is loaded into the Source Lower Address Register 5.
• The eighteenth word is the upper 32-bit source address for source 5 of the XOR-
transfer operation. This value is loaded into the Source Upper Address Register 5.
• The nineteenth word is the lower 32-bit source address for source 6 of the XOR-
transfer operation. This value is loaded into the Source Lower Address Register 6.
• The twentieth word is the upper 32-bit source address for source 6 of the XOR-
transfer operation. This value is loaded into the Source Upper Address Register 6.
• The twenty first word is the lower 32-bit source address for source 7 of the XOR-
transfer operation. This value is loaded into the Source Lower Address Register 7.
• The twenty second word is the upper 32-bit source address for source 7 of the
XOR-transfer operation. This value is loaded into the Source Upper Address
Register 7.
• The twenty third word is the lower 32-bit source address for source 8 of the XOR-
transfer operation. This value is loaded into the Source Lower Address Register 8.
• The twenty fourth word is the upper 32-bit source address for source 8 of the XOR-
transfer operation. This value is loaded into the Source Upper Address Register 8.
• The twenty fifth word is the lower 32-bit source address for source 9 of the XOR-
transfer operation. This value is loaded into the Source Lower Address Register 9.
• The twenty sixth word is the upper 32-bit source address for source 9 of the XOR-
transfer operation. This value is loaded into the Source Upper Address Register 9.
• The twenty seventh word is the lower 32-bit source address for source 10 of the
XOR-transfer operation. This value is loaded into the Source Lower Address
Register 10.
• The twenty eighth word is the upper 32-bit source address for source 10 of the
XOR-transfer operation. This value is loaded into the Source Upper Address
Register 10.
• The twenty ninth word is the lower 32-bit source address for source 11 of the XOR-
transfer operation. This value is loaded into the Source Lower Address Register 11.