Intel
®
81341 and 81342 I/O Processors
December 2007
Developer’s Manual
Order Number: 315037-002US
673
DDR SDRAM Memory Controller—Intel
®
81341 and 81342
7.8.39
DDR RCOMP Status Register for 25 Ohm RCOMP — DRSR25
The register is used by software to read the drive strength and slew rate values
computed by the RCOMP state machine for 25 Ohm RCOMP.
7.8.40
DDR RCOMP Status Register for 35 Ohm RCOMP — DRSR35
The register is used by software to read the drive strength and slew rate values
computed by the RCOMP state machine for 35 Ohm RCOMP.
Table 412. DDR RCOMP Status Register for 25 Ohm RCOMP — DRSR25
Bit
Default
Description
31:22
000H
Reserved
21:15
xH
N-drive strength
: Drive Strength computed by RCOMP for 25 Ohm RCOMP.
14:08
xH
P-drive strength
: Drive Strength computed by RCOMP for 25 Ohm RCOMP.
07:04
0H
Reserved.
03:00
0H
Reserved.
PCI
IOP
Attributes
Attributes
28
24
20
16
12
8
4
0
31
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
Attribute Legend:
RV = Reserved
PR = Preserved
RS = Read/Set
RW = Read/Write
RC = Read Clear
RO = Read Only
NA = Not Accessible
Intel XScale
®
microarchitecture Local
Bus offset
+203CH
Table 413. DDR RCOMP Status Register for 35 Ohm RCOMP — DRSR35
Bit
Default
Description
31:22
000H
Reserved
21:15
xH
N-drive strength
: Drive Strength computed by RCOMP for 35 Ohm RCOMP.
14:08
xH
P-drive strength
: Drive Strength computed by RCOMP for 35 Ohm RCOMP.
07:04
0H
Reserved.
03:00
0H
Reserved.
PCI
IOP
Attributes
Attributes
28
24
20
16
12
8
4
0
31
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
Attribute Legend:
RV = Reserved
PR = Preserved
RS = Read/Set
RW = Read/Write
RC = Read Clear
RO = Read Only
NA = Not Accessible
Intel XScale
®
microarchitecture Local
Bus offset
+2040H