Intel
®
81341 and 81342 I/O Processors
December 2007
Developer’s Manual
Order Number: 315037-002US
661
DDR SDRAM Memory Controller—Intel
®
81341 and 81342
7.8.32
DLL Delay Register 1 — DLLR1
The values provided by this register is used by the DLL state machine to control the
relative DLL delay between the input data bus and the input data strobe signals
DQS[3:2] and DQS[3:2]#.
The master delay field determines the DLL delay per element:
Element_Delay = (MCLK_Period/4) / (Master 1)
The slave delay field determines the number of DLL delay elements:
DLL Delay = Element_Delay * (Slave 1)
Note:
The Master_Delay and Slave_Delay fields in the register are encoded such that a value
of 0 represents 1, a value of 1 represents 2, and so on.
Note:
When necessary, the user is required to program this register to tune the data strobe
delay of the DDR SDRAM Memory Subsystem. However, after tuning any of the delay
values, the Read FIFO must be reset using bit 7 of the
.
Table 405. DLL Delay Register 1 — DLLR1
Bit
Default
Description
31:29
000
2
Reserved.
28:24
01111
2
Data Strobe Slave Delay:
Selects the number of slave delay elements for DQS3#. Recommended
value is 01101
2
.
Note:
Slave determines the number of DLL delay elements.
23:21
000
2
Reserved.
20:16
01111
2
Data Strobe Slave Delay:
Selects the number of slave delay elements for DQS3. Recommended value
is 01101
2
.
Note:
Slave determines the number of DLL delay elements.
15:13
000
2
Reserved.
12:08
01111
2
Data Strobe Slave Delay:
Selects the number of slave delay elements for DQS2#. Recommended
value is 01101
2
.
Note:
Slave determines the number of DLL delay elements.
07:05
000
2
Reserved.
04:00
01111
2
Data Strobe Slave Delay:
Selects the number of slave delay elements for DQS2. Recommended value
is 01101
2
.
Note:
Slave determines the number of DLL delay elements.
PCI
IOP
Attributes
Attributes
28
24
20
16
12
8
4
0
31
rv
na
rv
na
rv
na
rv
na
rw
na
rw
na
rw
na
rw
na
rv
na
rv
na
rv
na
rw
na
rw
na
rw
na
rw
na
rw
na
rv
na
rv
na
rv
na
rw
na
rw
na
rw
na
rw
na
rw
na
rv
na
rv
na
rv
na
rw
na
rw
na
rw
na
rw
na
rw
na
Attribute Legend:
RV = Reserved
PR = Preserved
RS = Read/Set
RW = Read/Write
RC = Read Clear
RO = Read Only
NA = Not Accessible
Intel XScale
®
microarchitecture Local
Bus offset
+2020H