Intel
®
81341 and 81342—Interrupt Controller Unit
Intel
®
81341 and 81342 I/O Processors
Developer’s Manual
December 2007
782
Order Number: 315037-002US
04
0
2
IMU Interrupt Steering
0 = Interrupt Directed to Internal IRQ
1 = Interrupt Directed to Internal FIQ
03
0
2
ATU-E Error Interrupt Steering
0 = Interrupt Directed to Internal IRQ
1 = Interrupt Directed to Internal FIQ
02
0
2
ATU-E Configuration Register Write Interrupt Steering
0 = Interrupt Directed to Internal IRQ
1 = Interrupt Directed to Internal FIQ
01
0
2
ATU-E/Start BIST Interrupt Steering
0 = Interrupt Directed to Internal IRQ
1 = Interrupt Directed to Internal FIQ
00
0
2
I
2
C Bus Interface 2 Interrupt Steering
0 = Interrupt Directed to Internal IRQ
1 = Interrupt Directed to Internal FIQ
Table 474. Interrupt Steering Register 3 — INTSTR3 (Sheet 2 of 2)
Bit
Default
Description
Memory
Coprocessor
Attributes
Attributes
28
24
20
16
12
8
4
0
31
rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw
na na na na na na na na na na na na na na na na na na na na na na na na na na na na na na na na
Attribute Legend:
RV = Reserved
PR = Preserved
RS = Read/Set
RW = Read/Write
RC = Read Clear
RO = Read Only
NA = Not Accessible
Intel XScale
®
processor Coprocessor
address
CP6, Page 5, Register 3