Intel
®
81341 and 81342 I/O Processors
December 2007
Developer’s Manual
Order Number: 315037-002US
23
Contents—Intel
®
81341 and 81342
19.1.1.2 Clocking Region 2 (PCI)........................................................... 986
19.1.1.2.1 Central Resource Mode (PCIX_EP# = ‘1’) ........................987
19.1.1.2.2 cPCI Hot-Swap Mode (PCIX_EP# = ‘0’ and HS_SM# = ‘0’) ...
19.1.1.2.3 End Point Mode (PCIX_EP# = 0 and HS_SM# = 1).......... 988
19.1.1.2.4 Secondary Clock Outputs..................................................989
19.1.1.3 Clocking Region 3 (Internal Bus)............................................... 990
19.1.1.4 Clocking Region 4 (Peripheral Bus Interface) .............................. 990
19.1.1.5 Clocking Region 5 ................................................................... 990
19.1.1.6 Clocking Region 7 (Intel XScale
®
Processor)............................... 990
19.1.1.7 Clocking Region 8 (DDR SDRAM) .............................................. 990
19.2.6 WARM_RST# Reset Mechanism.............................................................. 995
®
Processor Reset Mechanism ............................................... 996
TCK
) ...................................................................1007
TMS
) .........................................................1007
20.2.1.3 Test Data Input (TDI).............................................................1007
) .........................................................1007
TRST#
) .................................................1007
20.2.2.1 Test-Logic-Reset State ...........................................................1009
20.2.2.2 Run-Test/Idle State................................................................1009
20.2.2.3 Select-DR-Scan State.............................................................1009
20.2.2.4 Capture-DR State ..................................................................1009
20.2.2.5 Shift-DR State.......................................................................1010
20.2.2.6 Exit1-DR State ......................................................................1010
20.2.2.7 Pause-DR State .....................................................................1010
20.2.2.8 Exit2-DR State ......................................................................1010
20.2.2.9 Update-DR State ...................................................................1010
20.2.2.10Select-IR-Scan State..............................................................1011
20.2.2.11Capture-IR State ...................................................................1011
20.2.2.12Shift-IR State........................................................................1011
20.2.2.13Exit1-IR State .......................................................................1011
20.2.2.14Pause-IR State ......................................................................1011
20.2.2.15Exit2-IR State .......................................................................1012
20.2.2.16Update-IR State ....................................................................1012
20.2.3.1 Instruction Register................................................................1013
20.2.3.2 Instructions ..........................................................................1014
20.2.3.3 Boundary-Scan Register .........................................................1015
20.2.3.4 Bypass Register.....................................................................1015
20.2.3.5 Device Identification Register ..................................................1015