Intel
®
81341 and 81342 I/O Processors
December 2007
Developer’s Manual
Order Number: 315037-002US
989
Clocking and Reset—Intel
®
81341 and 81342
19.1.1.2.4 Secondary Clock Outputs
This component has the ability to provide four PCI bus clocks (
P_CLKO[3:0]
) to drive
external components as well as a dedicated feedback clock (
P_CLKOUT
) to drive the
ATUX PCI interface. These clock outputs are can only be used when the PCI Express*
reference clock (
/-
) is used as the primary chip clock and the ATUX is
enabled and configured to operate as a Central Resource.
1
Table 629. Secondary Clock Output Control
PCIX_EP#
CLK_SRC_PCIE# INTERFACE_SEL_PCIX# PCIX/PCIe Interfaces Active Clock Outputs Enabled
0 (End Point)
–
–
–
No
1 (Central Resource)
1 (PCLKIN)
–
–
No
1 (Central Resource)
0 (/-)
1 (PCIe)
–
No
1 (Central Resource)
0 (/-)
0 (PCIX)
–
Yes
1 (Central Resource)
0 (/-)
–
Dual Interface
Yes