Intel
®
81341 and 81342—Peripheral Bus Interface Unit
Intel
®
81341 and 81342 I/O Processors
Developer’s Manual
December 2007
724
Order Number: 315037-002US
9.3.7
PBI Limit Register 1 — PBLR1
The 81341 and 81342 limit register (PBLR1) and base address register (PBBAR1)
programmed values must be naturally aligned. The limit register is used as a mask
when the address decode for memory window 1 is performed.
.
Table 440. PBI Limit Register 1 — PBLR1
Bit
Default
Description
31:12
00000H
Memory Window 1 Limit:
Determines the memory block size required for the Memory Window 1.
11:00
000H
Reserved
PCI
IOP
Attributes
Attributes
28
24
20
16
12
8
4
0
31
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
Attribute Legend:
RV = Reserved
PR = Preserved
RS = Read/Set
RW = Read/Write
RC = Read Clear
RO = Read Only
NA = Not Accessible
Intel XScale
®
processor Local Bus Address
Offset
+1594H