Intel
®
81341 and 81342 I/O Processors
December 2007
Developer’s Manual
Order Number: 315037-002US
299
Address Translation Unit (PCI Express)—Intel
®
81341 and 81342
+0D1H
Section 3.16.56, “PCI Express Next Item Pointer Register - PCIE_NXTP” on page 345
+0D2H
Section 3.16.57, “PCI Express Capabilities Register - PCIE_CAP” on page 346
+0D4H
Section 3.16.58, “PCI Express Device Capabilities Register - PCIE_DCAP” on page 347
+0D8H
Section 3.16.59, “PCI Express Device Control Register - PE_DCTL” on page 348
+0DAH
Section 3.16.60, “PCI Express Device Status Register - PE_DSTS” on page 350
+0DCH
Section 3.16.61, “PCI Express Link Capabilities Register - PE_LCAP” on page 351
+0E0H
Section 3.16.62, “PCI Express Link Control Register - PE_LCTL” on page 352
+0E2H
Section 3.16.63, “PCI Express Link Status Register - PE_LSTS” on page 353
+0E4H
Section 3.16.64, “PCI Express Slot Capabilities Register - PE_SCAP” on page 354
+0E8H
Section 3.16.65, “PCI Express Slot Control Register - PE_SCR” on page 355
+0EAH
Section 3.16.66, “PCI Express Slot Status Register - PE_SSTS” on page 356
+0ECH
Section 3.16.67, “PCI Express Root Control Register - PE_RCR” on page 357
+0F0H
Section 3.16.68, “PCI Express Root Status Register - PE_RSR” on page 358
+100H
Section 3.16.69, “PCI Express Advanced Error Capability Identifier - ADVERR_CAPID” on page 359
+104H
Section 3.16.70, “PCI Express Uncorrectable Error Status - ERRUNC_STS” on page 360
+108H
Section 3.16.71, “PCI Express Uncorrectable Error Mask - ERRUNC_MSK” on page 361
+10CH
Section 3.16.72, “PCI Express Uncorrectable Error Severity - ERRUNC_SEV” on page 362
+110H
Section 3.16.73, “PCI Express Correctable Error Status - ERRCOR_STS” on page 363
+114H
Section 3.16.74, “PCI Express Correctable Error Mask - ERRCOR_MSK” on page 364
+118H
Section 3.16.75, “Advanced Error Control and Capability Register - ADVERR_CTL” on page 365
+11CH
Section 3.16.76, “PCI Express Advanced Error Header Log - ADVERR_LOG0” on page 365
+120H
Section 3.16.77, “PCI Express Advanced Error Header Log - ADVERR_LOG1” on page 366
+124H
Section 3.16.78, “PCI Express Advanced Error Header Log - ADVERR_LOG2” on page 366
+128H
Section 3.16.79, “PCI Express Advanced Error Header Log - ADVERR_LOG3” on page 367
+12CH
Section 3.16.80, “Root Error Command Register - RERR_CMD” on page 367
+130H
Section 3.16.81, “Root Error Status Register” on page 368
+134H
Section 3.16.82, “Error Source Identification Register - RERR_ID” on page 369
+1E0H
Section 3.16.83, “Device Serial Number Capability - DSN_CAP” on page 369
+1E4H
Section 3.16.84, “Device Serial Number Lower DW Register - DSN_LDW” on page 370
+1E8H
Section 3.16.85, “Device Serial Number Upper DW Register - DSN_UDW” on page 370
+1ECH
Section 3.16.86, “PCI Express Advisory Error Control Register - PIE_AEC” on page 371
+1F0H
Section 3.16.87, “Power Budgeting Enhanced Capability Header - PWRBGT_CAPID” on page 372
+1F4H
Section 3.16.88, “Power Budgeting Data Select Register - PWRBGT_DSEL” on page 372
+1F8H
Section 3.16.89, “Power Budgeting Data Register - PWRBGT_DATA” on page 373
+1FCH
Section 3.16.90, “Power Budgeting Capability Register - PWRBGT_CAP” on page 374
+200H -
+25FH
Section 3.16.91, “Power Budgeting Information Registers[0:23]—PWRBGT_INFO[0:23]” on page 375
+300H
Section 3.16.92, “Outbound I/O Base Address Register - OIOBAR” on page 376
+304H
Section 3.16.93, “Outbound I/O Window Translate Value Register - OIOWTVR” on page 377
+308H
Section 3.16.94, “Outbound Upper Memory Window Base Address Register 0 - OUMBAR0” on page 378
+30CH
+310H
Section 3.16.96, “Outbound Upper Memory Window Base Address Register 1 - OUMBAR1” on page 380
+314H
+318H
Section 3.16.98, “Outbound Upper Memory Window Base Address Register 2 - OUMBAR2” on page 382
+31CH
Table 135. ATU PCI Configuration Register Space (Sheet 3 of 4)
Internal
Bus
Address
Offset
ATU PCI Configuration Register Section, Name, Page