Intel
®
81341 and 81342—PMON Unit
Intel
®
81341 and 81342 I/O Processors
Developer’s Manual
December 2007
984
Order Number: 315037-002US
18.5.7.8 South Internal Bus Events
The South Internal Bus has multiple initiators. Some events apply to each requester
unit and the following table represents the Source Select Field values for each unit.
Note:
The ADMA is a requester on the South Internal Bus for PCI data transfers as well as
descriptor fetches, descriptor status writes, CRC result word writes, XOR result writes
and memory-to-memory DMA writes.
The events and corresponding codes for the South Internal Bus are defined in the
following table. These codes are unique to the IOP programming model of the
PMON
unit.
Table 623. South Internal Bus Source Select Summary
Source
Select Value
Port
0
ATU-E
1
ATU-X
2
Internal Bus Bridge
3
Reserved
4
ADMA[2:0]
a
a. A breakdown of the individual ADMA channel activity can
be found in the DDR SDRAM memory controller events
5:7
Reserved
Table 624. South Internal Bus Initiator Events
Event
Selection
Code
Event
SRC Type Comment
880
SIB Addr Acq
Y
D
Address Acquisition Duration
881
SIB Addr Gnt
Y
O
Address Grants Received
882
SIB Data Acq
Y
D
Data Acquisition Duration
883
SIB Data Gnt
Y
O
Data Grants Received
884-887
Reserved
888
SIB Snoop Retry
Y
O
# Transactions which receive a Snoop Retry
889
SIB Coherent Requests
Y
O
# Requests in Coherent Memory (Internal Bus
Bridge only)
88A-88F
Reserved
890
SIB Reads
Y
O
# Read Transactions
891
SIB Read Data
Y
D
# Read Data Cycles (in 16-Bytes)
892 - 89F Reserved
8A0
SIB Writes
Y
O
# Write Transactions
8A1
SIB Write Data
Y
D
# Write Data Cycles (in 16-Bytes)
8A2 - 8FF Reserved