Intel
®
81341 and 81342—Exception Initiator and Boot Sequence
Intel
®
81341 and 81342 I/O Processors
Developer’s Manual
December 2007
736
Order Number: 315037-002US
10.4.2
Reset Cause Status Register — RCSR
The Reset Cause Status Register is a 32-bit co-processor register that indicates the
cause of this core’s reset. After reset, each core can read its RCSR register to figure out
the cause of the reset. A core can be reset due to the following causes:
— a system reset (system reset will clear all the bits in this register)
— an internal bus caused by a core’s watchdog timer reaching terminal count
— core initiated a targeted reset
— MU initiated reset
— Core initiated reset by PCI functions
Note:
A system reset is indicated when all bits in this register are cleared.
Note:
Some of the bits in this register are sticky bits.
Table 448. Reset Cause Status Register — RCSR
Bit
Default
Description
23
0
2
MU GRO Bit
22
0
2
MU RM Bit
21
0
2
MU Internal Bus Reset
— When set, this bit indicates that this core was reset due to an internal bus
reset that was initiated by the MU CR and SR bits set.
07
0
2
ATU-E Core Initiated Reset
— When set, this bit indicates that this core was reset by the Core Reset
bit located in the ATU-E PCSR Register.
06
0
2
ATU-X Core Initiated Reset
— When set, this bit indicates that this core was reset by the Initiate Core
Processor Reset bit located in the ATU-X PCSR Register.
05
0
2
Watchdog Timer Internal Bus Reset
-- When set, this bit indicates that the internal bus was reset
due to a watchdog timer expiration. The coreID field (bits[03:00]) of this register indicates the core
whose watchdog timer expired. This bit is cleared after a system reset. Note that this bit will retain its
value after the core reset.
04
0
2
Core Targeted Reset
-- When set, this bit indicates that this core was reset due to a core initiated
reset. Refer to
Section 10.4.4, Targeted Reset Register — TARRSTR
. The coreID field (bits[03:00]) of
this register indicates the core that initiated the reset. This bit is cleared after a system reset. Note that
this bit will retain its value after the core reset.
03:00
0000
2
coreID
— This 4-bit field provides the core identification number of the core that initiated the core reset
to this core.
Memory
Co-Processor
Attributes
Attributes
28
24
20
16
12
8
4
0
31
rv
na
rv
na
rv
na
rv
na
rv
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
S S
S S
S S S S S S S S S S S
S S S
S S
S
S S S
S S S
Attribute Legend:
RV = Reserved
PR = Preserved
RS = Read/Set
RW = Read/Write
RC = Read Clear
RO = Read Only
NA = Not Accessible
Intel XScale
®
processor
Local Bus Address Offset
coreID0 - n/a
coreID1 - n/a
Intel XScale
®
processor Coprocessor Address
CP6, CRm 1, CRn 0