Section 18 Universal Serial Bus Interface (USB)
Rev. 3.00 Jan 25, 2006 page 579 of 872
REJ09B0286-0300
Bit
Bit Name Initial Value R/W
Description
2
EP1TF
0
R/(W)
*
Endpoint 1 Transfer Failure Flag
Indicates that the endpoint 1 host input transfer has
been completed abnormally.
0: Indicates that the endpoint 1 is in a transfer wait state.
[Clearing condition]
•
0 is written to EP1TF after EP1TF = 1 has been read.
1: Indicates that the endpoint 1 host input transfer (IN
transaction) has been completed abnormally.
[Setting conditions]
•
An ACK handshake cannot be achieved after an IN
token has been received and data has been
transferred.
•
Data cannot be sent because the FIFO is empty after
an IN token has been received (NAK transmission).
1
EP0ITF
0
R/(W)
*
Endpoint 0 Transfer Failure Flag
Indicates that the endpoint 0 host input transfer has
been completed abnormally.
0: Indicates that the endpoint 0 is in a transfer wait state.
[Clearing conditions]
•
0 is written to EP0ITF after EP0ITF = 1 has been
read.
•
Endpoint 0 has received a SETUP token.
1: Indicates that the endpoint 0 host input transfer (IN
transaction) has been completed abnormally.
[Setting conditions]
•
An ACK handshake cannot be achieved after an IN
token has been received and data has been
transferred.
•
Data cannot be sent because the FIFO is empty after
an IN token has been received (NAK transmission).
Summary of Contents for H8S/2158
Page 10: ...Rev 3 00 Jan 25 2006 page viii of lii...
Page 36: ...Rev 3 00 Jan 25 2006 page xxxiv of lii B Product Lineup 863 C Package Dimensions 864 Index 865...
Page 47: ...Rev 3 00 Jan 25 2006 page xlv of lii Appendix Figure C 1 Package Dimensions TBP 112A 864...
Page 54: ...Rev 3 00 Jan 25 2006 page lii of lii...
Page 70: ...Section 1 Overview Rev 3 00 Jan 25 2006 page 16 of 872 REJ09B0286 0300...
Page 118: ...Section 3 MCU Operating Modes Rev 3 00 Jan 25 2006 page 64 of 872 REJ09B0286 0300...
Page 126: ...Section 4 Exception Handling Rev 3 00 Jan 25 2006 page 72 of 872 REJ09B0286 0300...
Page 198: ...Section 6 Bus Controller Rev 3 00 Jan 25 2006 page 144 of 872 REJ09B0286 0300...
Page 326: ...Section 10 8 Bit PWM Timer PWM Rev 3 00 Jan 25 2006 page 272 of 872 REJ09B0286 0300...
Page 440: ...Section 15 Watchdog Timer WDT Rev 3 00 Jan 25 2006 page 386 of 872 REJ09B0286 0300...
Page 606: ...Section 17 I 2 C Bus Interface IIC Rev 3 00 Jan 25 2006 page 552 of 872 REJ09B0286 0300...
Page 742: ...Section 19 Multimedia Card Interface MCIF Rev 3 00 Jan 25 2006 page 688 of 872 REJ09B0286 0300...
Page 750: ...Section 21 D A Converter Rev 3 00 Jan 25 2006 page 696 of 872 REJ09B0286 0300...
Page 768: ...Section 22 A D Converter Rev 3 00 Jan 25 2006 page 714 of 872 REJ09B0286 0300...
Page 770: ...Section 23 RAM Rev 3 00 Jan 25 2006 page 716 of 872 REJ09B0286 0300...
Page 824: ...Section 26 Clock Pulse Generator Rev 3 00 Jan 25 2006 page 770 of 872 REJ09B0286 0300...
Page 844: ...Section 27 Power Down Modes Rev 3 00 Jan 25 2006 page 790 of 872 REJ09B0286 0300...
Page 878: ...Section 28 List of Registers Rev 3 00 Jan 25 2006 page 824 of 872 REJ09B0286 0300...
Page 926: ...Index Rev 3 00 Jan 25 2006 page 872 of 872 REJ09B0286 0300...