Rev. 3.00 Jan 25, 2006 page xlvi of lii
Tables
Section 1 Overview
Table 1.1
Pin Arrangement in Each Operating Mode ............................................................
4
Table 1.2
Pin Functions..........................................................................................................
8
Section 2 CPU
Table 2.1
Instruction Classification........................................................................................ 33
Table 2.2
Operation Notation................................................................................................. 34
Table 2.3
Data Transfer Instructions ...................................................................................... 35
Table 2.4
Arithmetic Operations Instructions (1)................................................................... 36
Table 2.4
Arithmetic Operations Instructions (2)................................................................... 37
Table 2.5
Logic Operations Instructions ................................................................................ 38
Table 2.6
Shift Instructions .................................................................................................... 38
Table 2.7
Bit Manipulation Instructions (1) ........................................................................... 39
Table 2.7
Bit Manipulation Instructions (2) ........................................................................... 40
Table 2.8
Branch Instructions................................................................................................. 41
Table 2.9
System Control Instructions ................................................................................... 42
Table 2.10
Block Data Transfer Instructions............................................................................ 43
Table 2.11
Addressing Modes.................................................................................................. 45
Table 2.12
Absolute Address Access Ranges .......................................................................... 46
Table 2.13
Effective Address Calculation (1) .......................................................................... 48
Table 2.13
Effective Address Calculation (2) .......................................................................... 49
Section 3 MCU Operating Modes
Table 3.1
MCU Operating Mode Selection............................................................................ 55
Table 3.2
Pin Functions in Each Operating Mode.................................................................. 61
Section 4 Exception Handling
Table 4.1
Exception Types and Priority ................................................................................. 65
Table 4.2
Exception Handling Vector Table.......................................................................... 66
Table 4.3
Status of CCR after Trap Instruction Exception Handling ..................................... 70
Section 5 Interrupt Controller
Table 5.1
Pin Configuration ................................................................................................... 75
Table 5.2
Correspondence between Interrupt Source and ICR .............................................. 76
Table 5.3
Interrupt Sources, Vector Addresses, and Interrupt Priorities ................................ 87
Table 5.4
Interrupt Control Modes......................................................................................... 90
Table 5.5
Interrupts Acceptable in Each Interrupt Control Mode .......................................... 91
Table 5.6
Operations and Control Signal Functions in Each Interrupt Control Mode ........... 92
Summary of Contents for H8S/2158
Page 10: ...Rev 3 00 Jan 25 2006 page viii of lii...
Page 36: ...Rev 3 00 Jan 25 2006 page xxxiv of lii B Product Lineup 863 C Package Dimensions 864 Index 865...
Page 47: ...Rev 3 00 Jan 25 2006 page xlv of lii Appendix Figure C 1 Package Dimensions TBP 112A 864...
Page 54: ...Rev 3 00 Jan 25 2006 page lii of lii...
Page 70: ...Section 1 Overview Rev 3 00 Jan 25 2006 page 16 of 872 REJ09B0286 0300...
Page 118: ...Section 3 MCU Operating Modes Rev 3 00 Jan 25 2006 page 64 of 872 REJ09B0286 0300...
Page 126: ...Section 4 Exception Handling Rev 3 00 Jan 25 2006 page 72 of 872 REJ09B0286 0300...
Page 198: ...Section 6 Bus Controller Rev 3 00 Jan 25 2006 page 144 of 872 REJ09B0286 0300...
Page 326: ...Section 10 8 Bit PWM Timer PWM Rev 3 00 Jan 25 2006 page 272 of 872 REJ09B0286 0300...
Page 440: ...Section 15 Watchdog Timer WDT Rev 3 00 Jan 25 2006 page 386 of 872 REJ09B0286 0300...
Page 606: ...Section 17 I 2 C Bus Interface IIC Rev 3 00 Jan 25 2006 page 552 of 872 REJ09B0286 0300...
Page 742: ...Section 19 Multimedia Card Interface MCIF Rev 3 00 Jan 25 2006 page 688 of 872 REJ09B0286 0300...
Page 750: ...Section 21 D A Converter Rev 3 00 Jan 25 2006 page 696 of 872 REJ09B0286 0300...
Page 768: ...Section 22 A D Converter Rev 3 00 Jan 25 2006 page 714 of 872 REJ09B0286 0300...
Page 770: ...Section 23 RAM Rev 3 00 Jan 25 2006 page 716 of 872 REJ09B0286 0300...
Page 824: ...Section 26 Clock Pulse Generator Rev 3 00 Jan 25 2006 page 770 of 872 REJ09B0286 0300...
Page 844: ...Section 27 Power Down Modes Rev 3 00 Jan 25 2006 page 790 of 872 REJ09B0286 0300...
Page 878: ...Section 28 List of Registers Rev 3 00 Jan 25 2006 page 824 of 872 REJ09B0286 0300...
Page 926: ...Index Rev 3 00 Jan 25 2006 page 872 of 872 REJ09B0286 0300...