Section 4 Exception Handling
Rev. 3.00 Jan 25, 2006 page 67 of 872
REJ09B0286-0300
Vector Address
Exception Source
Vector
Number
Normal Mode
Advanced Mode
External interrupt
KIN7 to KIN0
30
H'003C to H'003D
H'000078 to H'00007B
External interrupt
KIN9, KIN8
31
H'003E to H'003F
H'00007C to H'00007F
Reserved for system use
32
H'0040 to H'0041
H'000080 to H'000083
External interrupt
WUE15 to WUE8
33
H'0042 to H'0043
H'000084 to H'000087
Internal interrupt
*
34
55
H'0044 to H'0045
H'006E to H'006F
H'000088 to H'00008B
H'0000DC to H'0000DF
External interrupt
IRQ8
56
H'0070 to H'0071
H'0000E0 to H'0000E3
External interrupt
IRQ9
57
H'0072 to H'0073
H'0000E4 to H'0000E7
External interrupt
IRQ10
58
H'0074 to H'0075
H'0000E8 to H'0000EB
External interrupt
IRQ11
59
H'0076 to H'0077
H'0000EC to H'0000EF
External interrupt
IRQ12
60
H'0078 to H'0079
H'0000F0 to H'0000F3
External interrupt
IRQ13
61
H'007A to H'007B
H'0000F4 to H'0000F7
External interrupt
IRQ14
62
H'007C to H'007D
H'0000F8 to H'0000FB
External interrupt
IRQ15
63
H'007E to H'007F
H'0000FC to H'0000FF
Internal interrupt
*
64
114
H'0080 to H'0081
H'00E4 to H'00E5
H'000100 to H'000103
H'0001C8 to H'0001CB
Note:
*
For details on the internal interrupt vector table, see section 5.5, Interrupt Exception
Handling Vector Table.
4.3
Reset
A reset has the highest exception priority. When the
RES
pin goes low, all processing halts and
this LSI enters the reset. To ensure that this LSI is reset, hold the
RES
pin low for at least 20 ms at
power-on. To reset the chip during operation, hold the
RES
pin low for at least 20 states. A reset
initializes the internal state of the CPU and the registers of on-chip peripheral modules. The chip
can also be reset by overflow of the watchdog timer. For details, see section 15, Watchdog Timer
(WDT).
Summary of Contents for H8S/2158
Page 10: ...Rev 3 00 Jan 25 2006 page viii of lii...
Page 36: ...Rev 3 00 Jan 25 2006 page xxxiv of lii B Product Lineup 863 C Package Dimensions 864 Index 865...
Page 47: ...Rev 3 00 Jan 25 2006 page xlv of lii Appendix Figure C 1 Package Dimensions TBP 112A 864...
Page 54: ...Rev 3 00 Jan 25 2006 page lii of lii...
Page 70: ...Section 1 Overview Rev 3 00 Jan 25 2006 page 16 of 872 REJ09B0286 0300...
Page 118: ...Section 3 MCU Operating Modes Rev 3 00 Jan 25 2006 page 64 of 872 REJ09B0286 0300...
Page 126: ...Section 4 Exception Handling Rev 3 00 Jan 25 2006 page 72 of 872 REJ09B0286 0300...
Page 198: ...Section 6 Bus Controller Rev 3 00 Jan 25 2006 page 144 of 872 REJ09B0286 0300...
Page 326: ...Section 10 8 Bit PWM Timer PWM Rev 3 00 Jan 25 2006 page 272 of 872 REJ09B0286 0300...
Page 440: ...Section 15 Watchdog Timer WDT Rev 3 00 Jan 25 2006 page 386 of 872 REJ09B0286 0300...
Page 606: ...Section 17 I 2 C Bus Interface IIC Rev 3 00 Jan 25 2006 page 552 of 872 REJ09B0286 0300...
Page 742: ...Section 19 Multimedia Card Interface MCIF Rev 3 00 Jan 25 2006 page 688 of 872 REJ09B0286 0300...
Page 750: ...Section 21 D A Converter Rev 3 00 Jan 25 2006 page 696 of 872 REJ09B0286 0300...
Page 768: ...Section 22 A D Converter Rev 3 00 Jan 25 2006 page 714 of 872 REJ09B0286 0300...
Page 770: ...Section 23 RAM Rev 3 00 Jan 25 2006 page 716 of 872 REJ09B0286 0300...
Page 824: ...Section 26 Clock Pulse Generator Rev 3 00 Jan 25 2006 page 770 of 872 REJ09B0286 0300...
Page 844: ...Section 27 Power Down Modes Rev 3 00 Jan 25 2006 page 790 of 872 REJ09B0286 0300...
Page 878: ...Section 28 List of Registers Rev 3 00 Jan 25 2006 page 824 of 872 REJ09B0286 0300...
Page 926: ...Index Rev 3 00 Jan 25 2006 page 872 of 872 REJ09B0286 0300...