Rev. 3.00 Jan 25, 2006 page x of lii
Item
Page
Revision (See Manual for Details)
13.3.4 Time Control
Register (TCR)
Table 13.2 Clock
Input to TCNT and
Count Condition
322
Table 13.2 amended
TMR_Y when (CKS2, CKS1, CKS0) = (1, 0, 0) (Before)
Increments at overflow signal from TCNT_X
*
→
(After) Setting
prohibited
TMR_X when (CKS2, CKS1, CKS0) = (1, 0, 0) (Before)
Increments at compare-match A from TCNT_Y
→
(After)
Setting prohibited
Note
*
amended
Note:
*
If the TMR_0 clock input is ... , a count-up clock cannot
be generated. Simultaneous setting of this condition should
therefore be avoided.
—
—
Description of “TMR_Y and TMR_X Cascaded Connection”
deleted
13.7 Input Capture
Operation
336
Section number amended
13.9.6 Mode Setting
with Cascaded
Connection
344
Description amended
If the 16-bit count mode ... , the input clock pulses for TCNT_0
and TCNT_1 are not generated,
15.3 Register
Descriptions
378
• TCSR_1
Notes amended
R/(W)
*
1
[Setting conditions] ...
• When TCSR is read when OVF = 1
*
2
, then 0 is written to
OVF ...
16.3.7 Serial Status
Register (SSR)
402
Description amended
Bit Functions in Smart card Interface Mode (when SMIF in
SCMR = 1)
Bit 6 [Clearing conditions] ...
• When RFU is activated by RDRF = 1 allowing data to be read
from RDR (only for SCI_0 and SCI_2)
Summary of Contents for H8S/2158
Page 10: ...Rev 3 00 Jan 25 2006 page viii of lii...
Page 36: ...Rev 3 00 Jan 25 2006 page xxxiv of lii B Product Lineup 863 C Package Dimensions 864 Index 865...
Page 47: ...Rev 3 00 Jan 25 2006 page xlv of lii Appendix Figure C 1 Package Dimensions TBP 112A 864...
Page 54: ...Rev 3 00 Jan 25 2006 page lii of lii...
Page 70: ...Section 1 Overview Rev 3 00 Jan 25 2006 page 16 of 872 REJ09B0286 0300...
Page 118: ...Section 3 MCU Operating Modes Rev 3 00 Jan 25 2006 page 64 of 872 REJ09B0286 0300...
Page 126: ...Section 4 Exception Handling Rev 3 00 Jan 25 2006 page 72 of 872 REJ09B0286 0300...
Page 198: ...Section 6 Bus Controller Rev 3 00 Jan 25 2006 page 144 of 872 REJ09B0286 0300...
Page 326: ...Section 10 8 Bit PWM Timer PWM Rev 3 00 Jan 25 2006 page 272 of 872 REJ09B0286 0300...
Page 440: ...Section 15 Watchdog Timer WDT Rev 3 00 Jan 25 2006 page 386 of 872 REJ09B0286 0300...
Page 606: ...Section 17 I 2 C Bus Interface IIC Rev 3 00 Jan 25 2006 page 552 of 872 REJ09B0286 0300...
Page 742: ...Section 19 Multimedia Card Interface MCIF Rev 3 00 Jan 25 2006 page 688 of 872 REJ09B0286 0300...
Page 750: ...Section 21 D A Converter Rev 3 00 Jan 25 2006 page 696 of 872 REJ09B0286 0300...
Page 768: ...Section 22 A D Converter Rev 3 00 Jan 25 2006 page 714 of 872 REJ09B0286 0300...
Page 770: ...Section 23 RAM Rev 3 00 Jan 25 2006 page 716 of 872 REJ09B0286 0300...
Page 824: ...Section 26 Clock Pulse Generator Rev 3 00 Jan 25 2006 page 770 of 872 REJ09B0286 0300...
Page 844: ...Section 27 Power Down Modes Rev 3 00 Jan 25 2006 page 790 of 872 REJ09B0286 0300...
Page 878: ...Section 28 List of Registers Rev 3 00 Jan 25 2006 page 824 of 872 REJ09B0286 0300...
Page 926: ...Index Rev 3 00 Jan 25 2006 page 872 of 872 REJ09B0286 0300...