Section 17 I
2
C Bus Interface (IIC)
Rev. 3.00 Jan 25, 2006 page 513 of 872
REJ09B0286-0300
Table 17.6 Operation Reservation Commands
Mode
Command
Description
Initial value 00
IIC operation reservation adapter disabled
A0
Waits for address reception (ACK transmission/NACK enabled, reception using
single buffer)
A1
Waits for address reception (NAK transmission/NACK disabled, reception using
single buffer)
A2
Waits for address reception (ACK transmission/NACK enabled, reception using
double buffer)
A3
Waits for address reception (NAK transmission/NACK disabled, reception using
double buffer)
A4
Waits for slave reception, reserves ACK transmission, receives using single buffer
A5
Waits for slave reception, reserves NAK transmission, receives using single buffer
A6
Waits for slave reception, reserves ACK transmission, receives using double buffer
A7
Waits for slave reception, reserves NAK transmission, receives using double buffer
A8, AA
Reserves slave transmission, automatically stops at NAK reception
Slave
A9, AB
Reserves slave transmission, disables NAK
AC to AF
Reserved (setting prohibited)
C0 to C3
Reserved (setting prohibited)
C4
Reserves master reception, reserves ACK transmission, receives using single
buffer
C5
Reserves master reception, reserves NAK transmission, receives using single
buffer
C6
Reserves master reception, reserves ACK transmission, receives using double
buffer
C7
Reserves master reception, reserves NAK transmission, receives using double
buffer
C8
Issues a start condition, reserves master transmission, enables NAK
C9
Issues a start condition, reserves master transmission, disables NAK
CA
Issues a start condition, reserves master transmission, issues a stop condition at
NAK reception
CB
Issues a start condition, reserves master transmission, issues a stop condition at
NAK reception
CC
Issues a retransmission start condition
CD
Transmits ACK, reserves stop condition issuance
CE
Transmits NAK, reserves stop condition issuance
Master
CF
Reserves stop condition issuance
Summary of Contents for H8S/2158
Page 10: ...Rev 3 00 Jan 25 2006 page viii of lii...
Page 36: ...Rev 3 00 Jan 25 2006 page xxxiv of lii B Product Lineup 863 C Package Dimensions 864 Index 865...
Page 47: ...Rev 3 00 Jan 25 2006 page xlv of lii Appendix Figure C 1 Package Dimensions TBP 112A 864...
Page 54: ...Rev 3 00 Jan 25 2006 page lii of lii...
Page 70: ...Section 1 Overview Rev 3 00 Jan 25 2006 page 16 of 872 REJ09B0286 0300...
Page 118: ...Section 3 MCU Operating Modes Rev 3 00 Jan 25 2006 page 64 of 872 REJ09B0286 0300...
Page 126: ...Section 4 Exception Handling Rev 3 00 Jan 25 2006 page 72 of 872 REJ09B0286 0300...
Page 198: ...Section 6 Bus Controller Rev 3 00 Jan 25 2006 page 144 of 872 REJ09B0286 0300...
Page 326: ...Section 10 8 Bit PWM Timer PWM Rev 3 00 Jan 25 2006 page 272 of 872 REJ09B0286 0300...
Page 440: ...Section 15 Watchdog Timer WDT Rev 3 00 Jan 25 2006 page 386 of 872 REJ09B0286 0300...
Page 606: ...Section 17 I 2 C Bus Interface IIC Rev 3 00 Jan 25 2006 page 552 of 872 REJ09B0286 0300...
Page 742: ...Section 19 Multimedia Card Interface MCIF Rev 3 00 Jan 25 2006 page 688 of 872 REJ09B0286 0300...
Page 750: ...Section 21 D A Converter Rev 3 00 Jan 25 2006 page 696 of 872 REJ09B0286 0300...
Page 768: ...Section 22 A D Converter Rev 3 00 Jan 25 2006 page 714 of 872 REJ09B0286 0300...
Page 770: ...Section 23 RAM Rev 3 00 Jan 25 2006 page 716 of 872 REJ09B0286 0300...
Page 824: ...Section 26 Clock Pulse Generator Rev 3 00 Jan 25 2006 page 770 of 872 REJ09B0286 0300...
Page 844: ...Section 27 Power Down Modes Rev 3 00 Jan 25 2006 page 790 of 872 REJ09B0286 0300...
Page 878: ...Section 28 List of Registers Rev 3 00 Jan 25 2006 page 824 of 872 REJ09B0286 0300...
Page 926: ...Index Rev 3 00 Jan 25 2006 page 872 of 872 REJ09B0286 0300...