Index
Rev. 3.00 Jan 25, 2006 page 867 of 872
REJ09B0286-0300
TEI .............................................. 459, 460
TXI.......................................459, 460.
See
USBI0 ................................................. 625
USBI1 ................................................. 625
USBI2 ................................................. 625
USBI3 ................................................. 625
WOVI ................................................. 382
WUE15 to WUE8 Interrupts................. 85
Interrupt Control Modes ........................... 90
Interrupt Controller ................................... 73
Interrupt Exception Handling ................... 69
Interrupt Exception Handling Sequence ... 96
Interrupt Exception Handling Vector Table
.................................................................. 86
Interrupt Mask Bit..................................... 28
interrupt transfer ..................................... 603
Interval Timer Mode............................... 381
IrDA........................................................ 456
IRQ15 to IRQ0 Interrupts ......................... 84
KIN9 to KIN0 Interrupts........................... 85
Logic Operations Instructions................... 38
LSI Internal States in Each Operating Mode
................................................................ 780
Master Receive Operation....................... 519
Master Transmit Operation ..................... 517
Medium-Speed Mode ............................. 781
Memory Card Interface........................... 137
Memory Indirect ....................................... 47
MMC Mode ............................................ 656
Mode Transition Diagram............... 718, 779
Module Stop Mode ................................. 787
Multimedia Card Interface (MCIF)......... 627
Multiprocessor Communication Function
................................................................ 431
NMI Interrupt............................................ 84
Normal Mode............................ 20, 122, 157
Number of DTC Execution States...........163
Number of FIFO Bytes............................174
On-Board Programming..........................727
Operating Modes.......................................55
Operation field ..........................................43
Operation Reservation Commands..........513
OUT Token .............................................610
Output Compare......................................301
overrun error ...........................................427
parity error ..............................................427
Pin Arrangement .........................................3
Pin Arrangement in Each Operating Mode .4
Pin Functions...............................................8
PLL Circuit .............................................767
pointer sets ..............................................167
Power-Down Modes................................771
Processing States.......................................50
Program Counter .......................................27
Program/Erase Protection........................737
Program/Program-Verify ........................733
Program-Counter Relative ........................47
Programmer Mode ..................................738
programming units ..................................722
PWM conversion period .........................264
PWM Decoding.......................................358
RAM .......................................................715
RAM-FIFO Unit .....................................167
Register Configuration ..............................25
Register Direct ..........................................45
Register field .............................................43
Register Indirect........................................45
Register Indirect with Displacement .........45
Register Indirect with Post-Increment.......45
Register Indirect with Pre-Decrement.......46
Registers
ABRKCR ...................... 77, 797, 808, 818
ADCR ......................... 702, 802, 813, 822
Summary of Contents for H8S/2158
Page 10: ...Rev 3 00 Jan 25 2006 page viii of lii...
Page 36: ...Rev 3 00 Jan 25 2006 page xxxiv of lii B Product Lineup 863 C Package Dimensions 864 Index 865...
Page 47: ...Rev 3 00 Jan 25 2006 page xlv of lii Appendix Figure C 1 Package Dimensions TBP 112A 864...
Page 54: ...Rev 3 00 Jan 25 2006 page lii of lii...
Page 70: ...Section 1 Overview Rev 3 00 Jan 25 2006 page 16 of 872 REJ09B0286 0300...
Page 118: ...Section 3 MCU Operating Modes Rev 3 00 Jan 25 2006 page 64 of 872 REJ09B0286 0300...
Page 126: ...Section 4 Exception Handling Rev 3 00 Jan 25 2006 page 72 of 872 REJ09B0286 0300...
Page 198: ...Section 6 Bus Controller Rev 3 00 Jan 25 2006 page 144 of 872 REJ09B0286 0300...
Page 326: ...Section 10 8 Bit PWM Timer PWM Rev 3 00 Jan 25 2006 page 272 of 872 REJ09B0286 0300...
Page 440: ...Section 15 Watchdog Timer WDT Rev 3 00 Jan 25 2006 page 386 of 872 REJ09B0286 0300...
Page 606: ...Section 17 I 2 C Bus Interface IIC Rev 3 00 Jan 25 2006 page 552 of 872 REJ09B0286 0300...
Page 742: ...Section 19 Multimedia Card Interface MCIF Rev 3 00 Jan 25 2006 page 688 of 872 REJ09B0286 0300...
Page 750: ...Section 21 D A Converter Rev 3 00 Jan 25 2006 page 696 of 872 REJ09B0286 0300...
Page 768: ...Section 22 A D Converter Rev 3 00 Jan 25 2006 page 714 of 872 REJ09B0286 0300...
Page 770: ...Section 23 RAM Rev 3 00 Jan 25 2006 page 716 of 872 REJ09B0286 0300...
Page 824: ...Section 26 Clock Pulse Generator Rev 3 00 Jan 25 2006 page 770 of 872 REJ09B0286 0300...
Page 844: ...Section 27 Power Down Modes Rev 3 00 Jan 25 2006 page 790 of 872 REJ09B0286 0300...
Page 878: ...Section 28 List of Registers Rev 3 00 Jan 25 2006 page 824 of 872 REJ09B0286 0300...
Page 926: ...Index Rev 3 00 Jan 25 2006 page 872 of 872 REJ09B0286 0300...