Section 17 I
2
C Bus Interface (IIC)
Rev. 3.00 Jan 25, 2006 page 514 of 872
REJ09B0286-0300
Table 17.7 Operation When the Operation Reservation Command Is Completed
Command
Trigger of
Starting
Operation
Operation Completion
Automatic
Transition
Conditions
Transition
Destination
Commands
Interrupt
Flags
Address
reception
Address reception
completed
AAS or ADZ = 1,
R/
W
= 0
A4 to A7
CREQ,
SRREQ
Address
reception
Address reception
completed
AAS or ADZ = 1,
R/
W
= 1
A8 to AB
CREQ,
STREQ
Address
reception
Address reception
completed
AASX = 1,
R/
W
= 0
A4 to A7
SRREQ
A0 to A3
Address
reception
Address reception
completed
AASX = 1,
R/
W
= 1
A8 to AB
STREQ
ICDRX read
(ACK transmitted),
reception completed
—
—
SRREQ
A4
ICDRX read
ACK transmitted, stop
condition detected
—
A0
CREQ
ICDRX read
(NAK transmitted),
reception completed
—
—
SRREQ
A5
ICDRX read
NAK transmitted, stop
condition detected
—
A0
CREQ
ICDRX read
Reception completed,
ACK transmitted
—
—
SRREQ
A6
ICDRX read
Stop condition detected
—
A0
CREQ
ICDRX read
Reception completed,
NAK transmitted
—
—
SRREQ
A7
ICDRX read
Stop condition detected
—
A0
CREQ
ICDRX write
Transmission completed
ACK received
—
STREQ
ICDRX write
Transmission completed
NAK received
—
CREQ
A8, AA
ICDRX write
Stop condition detected
—
A0
CREQ
A9, AB
ICDRX write
Transmission completed
—
—
STREQ
ICDRX write
Stop condition detected
—
A0
CREQ
Summary of Contents for H8S/2158
Page 10: ...Rev 3 00 Jan 25 2006 page viii of lii...
Page 36: ...Rev 3 00 Jan 25 2006 page xxxiv of lii B Product Lineup 863 C Package Dimensions 864 Index 865...
Page 47: ...Rev 3 00 Jan 25 2006 page xlv of lii Appendix Figure C 1 Package Dimensions TBP 112A 864...
Page 54: ...Rev 3 00 Jan 25 2006 page lii of lii...
Page 70: ...Section 1 Overview Rev 3 00 Jan 25 2006 page 16 of 872 REJ09B0286 0300...
Page 118: ...Section 3 MCU Operating Modes Rev 3 00 Jan 25 2006 page 64 of 872 REJ09B0286 0300...
Page 126: ...Section 4 Exception Handling Rev 3 00 Jan 25 2006 page 72 of 872 REJ09B0286 0300...
Page 198: ...Section 6 Bus Controller Rev 3 00 Jan 25 2006 page 144 of 872 REJ09B0286 0300...
Page 326: ...Section 10 8 Bit PWM Timer PWM Rev 3 00 Jan 25 2006 page 272 of 872 REJ09B0286 0300...
Page 440: ...Section 15 Watchdog Timer WDT Rev 3 00 Jan 25 2006 page 386 of 872 REJ09B0286 0300...
Page 606: ...Section 17 I 2 C Bus Interface IIC Rev 3 00 Jan 25 2006 page 552 of 872 REJ09B0286 0300...
Page 742: ...Section 19 Multimedia Card Interface MCIF Rev 3 00 Jan 25 2006 page 688 of 872 REJ09B0286 0300...
Page 750: ...Section 21 D A Converter Rev 3 00 Jan 25 2006 page 696 of 872 REJ09B0286 0300...
Page 768: ...Section 22 A D Converter Rev 3 00 Jan 25 2006 page 714 of 872 REJ09B0286 0300...
Page 770: ...Section 23 RAM Rev 3 00 Jan 25 2006 page 716 of 872 REJ09B0286 0300...
Page 824: ...Section 26 Clock Pulse Generator Rev 3 00 Jan 25 2006 page 770 of 872 REJ09B0286 0300...
Page 844: ...Section 27 Power Down Modes Rev 3 00 Jan 25 2006 page 790 of 872 REJ09B0286 0300...
Page 878: ...Section 28 List of Registers Rev 3 00 Jan 25 2006 page 824 of 872 REJ09B0286 0300...
Page 926: ...Index Rev 3 00 Jan 25 2006 page 872 of 872 REJ09B0286 0300...