Rev. 3.00 Jan 25, 2006 page ix of lii
Main Revisions in This Edition
Item
Page
Revision (See Manual for Details)
All
—
All references to Hitachi, Hitachi, Ltd., Hitachi Semiconductors,
and other Hitachi brand names changed to Renesas
Technology Corp. Designation for categories changed from
“series” to “group”
Package
TQFP (TFP-100B) deleted
(Before) TFBGA (TBP-112)
→
(After) TFBGA (TBP-112A)
5.3.4 IRQ Sense
Control Registers
(ISCR16H, ISCR16L,
ISCRH, ISCRL)
79
Description added
The ISCR registers ... or pins
ExIRQ15
to
ExIRQ2
. Switching
between pins
IRQ15
to
IRQ2
and pins
ExIRQ15
to
ExIRQ2
is
performed by means of IRQ sense port select register 16
(ISSR16) and the IRQ sense port select register (ISSR).
6.3.1 Bus Control
Register (BCR)
107
Bit table amended
Bit
Bit Name
Initial Value
R/W
Description
1
0
IOS1
IOS0
1
1
R/W
R/W
IOS Select 1, 0
Select the address range where the
IOS
signal is
output. For details, refer to table 6.8.
8.2.15 Data Transfer
ID Read/Write Select
Register B (DTIDSRB)
179
Bit table amended
0: RAM
→
Peripheral modules (write)
1: Peripheral modules (read)
→
RAM
9.9.2 Port 9 Data
Register (P9DR)
251
Table amended
(Before) R/W
→
(After) R
13.1 Features
315
Description amended
• Cascading of two channels
— Cascading of TMR_0 and TMR_1
... TMR_1 can be used to count TMR_0 compare-match
occurrences (compare-match count mode).
•
Multiple interrupt sources for each channel ...
Summary of Contents for H8S/2158
Page 10: ...Rev 3 00 Jan 25 2006 page viii of lii...
Page 36: ...Rev 3 00 Jan 25 2006 page xxxiv of lii B Product Lineup 863 C Package Dimensions 864 Index 865...
Page 47: ...Rev 3 00 Jan 25 2006 page xlv of lii Appendix Figure C 1 Package Dimensions TBP 112A 864...
Page 54: ...Rev 3 00 Jan 25 2006 page lii of lii...
Page 70: ...Section 1 Overview Rev 3 00 Jan 25 2006 page 16 of 872 REJ09B0286 0300...
Page 118: ...Section 3 MCU Operating Modes Rev 3 00 Jan 25 2006 page 64 of 872 REJ09B0286 0300...
Page 126: ...Section 4 Exception Handling Rev 3 00 Jan 25 2006 page 72 of 872 REJ09B0286 0300...
Page 198: ...Section 6 Bus Controller Rev 3 00 Jan 25 2006 page 144 of 872 REJ09B0286 0300...
Page 326: ...Section 10 8 Bit PWM Timer PWM Rev 3 00 Jan 25 2006 page 272 of 872 REJ09B0286 0300...
Page 440: ...Section 15 Watchdog Timer WDT Rev 3 00 Jan 25 2006 page 386 of 872 REJ09B0286 0300...
Page 606: ...Section 17 I 2 C Bus Interface IIC Rev 3 00 Jan 25 2006 page 552 of 872 REJ09B0286 0300...
Page 742: ...Section 19 Multimedia Card Interface MCIF Rev 3 00 Jan 25 2006 page 688 of 872 REJ09B0286 0300...
Page 750: ...Section 21 D A Converter Rev 3 00 Jan 25 2006 page 696 of 872 REJ09B0286 0300...
Page 768: ...Section 22 A D Converter Rev 3 00 Jan 25 2006 page 714 of 872 REJ09B0286 0300...
Page 770: ...Section 23 RAM Rev 3 00 Jan 25 2006 page 716 of 872 REJ09B0286 0300...
Page 824: ...Section 26 Clock Pulse Generator Rev 3 00 Jan 25 2006 page 770 of 872 REJ09B0286 0300...
Page 844: ...Section 27 Power Down Modes Rev 3 00 Jan 25 2006 page 790 of 872 REJ09B0286 0300...
Page 878: ...Section 28 List of Registers Rev 3 00 Jan 25 2006 page 824 of 872 REJ09B0286 0300...
Page 926: ...Index Rev 3 00 Jan 25 2006 page 872 of 872 REJ09B0286 0300...