Rev. 3.00 Jan 25, 2006 page xi of lii
Item
Page
Revision (See Manual for Details)
16.3.9 Bit Rate
Register (BRR)
Table 16.2
Relationship between
N Setting in BRR and
Bit Rate B
405
Table 16.2 amended
Mode
Bit Rate
Error
Smart card
interface mode
B =
Error (%) =
B
×
S
×
2
2n+1
×
(N + 1)
φ ×
10
6
– 1
×
100
S
×
2
2n+1
×
(N + 1)
φ ×
10
6
16.3.10 Serial
Interface Control
Register (SCICR)
412
Table amended
Bit
Bit Name
Initial Value
R/W
Description
3, 2
—
All 0
R/W
Reserved
The initial value should not be changed.
1, 0
—
All 0
R
Reserved
These bits are always read as 0 and cannot be
modified.
16.7.8 Clock Output
Control
455
Description amended
At Transition from Smart Card Interface Mode to Software
Standby Mode:
1. Set the port data register (DR) ...
At Transition from Software Standby Mode to Smart Card
Interface Mode:
1. Cancel software standby mode. ...
16.8 IrDA Operation
Figure 16.36 IrDA
Block Diagram
456
Figure 16.36 amended
IrDA
SCI_1
SCICR
TxD1/IrTxD
RxD1/IrRxD
TxD1
RxD1
Pulse encoder
Pulse decoder
Description amended
Transmission: ... The high-level pulse can be selected using
the IrCKS2 to IrCKS0 bits in SCICR.
457
Description amended
Reception: ... IR frames are converted to UART frames using
the IrDA interface before inputting to SCI_1. Data of level 0 is ...
Summary of Contents for H8S/2158
Page 10: ...Rev 3 00 Jan 25 2006 page viii of lii...
Page 36: ...Rev 3 00 Jan 25 2006 page xxxiv of lii B Product Lineup 863 C Package Dimensions 864 Index 865...
Page 47: ...Rev 3 00 Jan 25 2006 page xlv of lii Appendix Figure C 1 Package Dimensions TBP 112A 864...
Page 54: ...Rev 3 00 Jan 25 2006 page lii of lii...
Page 70: ...Section 1 Overview Rev 3 00 Jan 25 2006 page 16 of 872 REJ09B0286 0300...
Page 118: ...Section 3 MCU Operating Modes Rev 3 00 Jan 25 2006 page 64 of 872 REJ09B0286 0300...
Page 126: ...Section 4 Exception Handling Rev 3 00 Jan 25 2006 page 72 of 872 REJ09B0286 0300...
Page 198: ...Section 6 Bus Controller Rev 3 00 Jan 25 2006 page 144 of 872 REJ09B0286 0300...
Page 326: ...Section 10 8 Bit PWM Timer PWM Rev 3 00 Jan 25 2006 page 272 of 872 REJ09B0286 0300...
Page 440: ...Section 15 Watchdog Timer WDT Rev 3 00 Jan 25 2006 page 386 of 872 REJ09B0286 0300...
Page 606: ...Section 17 I 2 C Bus Interface IIC Rev 3 00 Jan 25 2006 page 552 of 872 REJ09B0286 0300...
Page 742: ...Section 19 Multimedia Card Interface MCIF Rev 3 00 Jan 25 2006 page 688 of 872 REJ09B0286 0300...
Page 750: ...Section 21 D A Converter Rev 3 00 Jan 25 2006 page 696 of 872 REJ09B0286 0300...
Page 768: ...Section 22 A D Converter Rev 3 00 Jan 25 2006 page 714 of 872 REJ09B0286 0300...
Page 770: ...Section 23 RAM Rev 3 00 Jan 25 2006 page 716 of 872 REJ09B0286 0300...
Page 824: ...Section 26 Clock Pulse Generator Rev 3 00 Jan 25 2006 page 770 of 872 REJ09B0286 0300...
Page 844: ...Section 27 Power Down Modes Rev 3 00 Jan 25 2006 page 790 of 872 REJ09B0286 0300...
Page 878: ...Section 28 List of Registers Rev 3 00 Jan 25 2006 page 824 of 872 REJ09B0286 0300...
Page 926: ...Index Rev 3 00 Jan 25 2006 page 872 of 872 REJ09B0286 0300...