Rev. 3.00 Jan 25, 2006 page xxvii of lii
16.4.5 SCI Initialization (Asynchronous Mode) ............................................................. 424
16.4.6 Serial Data Transmission (Asynchronous Mode) ................................................ 425
16.4.7 Serial Data Reception (Asynchronous Mode)...................................................... 427
16.5 Multiprocessor Communication Function......................................................................... 431
16.5.1 Multiprocessor Serial Data Transmission ............................................................ 432
16.5.2 Multiprocessor Serial Data Reception ................................................................. 433
16.6 Operation in Clocked Synchronous Mode ........................................................................ 437
16.6.1 Clock.................................................................................................................... 437
16.6.2 SCI Initialization (Synchronous).......................................................................... 437
16.6.3 Serial Data Transmission (Clocked Synchronous Mode) .................................... 438
16.6.4 Serial Data Reception (Clocked Synchronous Mode).......................................... 441
16.6.5 Simultaneous Serial Data Transmission and Reception
(Clocked Synchronous Mode) ............................................................................. 443
16.6.6 SCI Selection in Serial Enhanced Mode .............................................................. 443
16.7 Smart Card Interface Description...................................................................................... 445
16.7.1 Sample Connection .............................................................................................. 445
16.7.2 Data Format (Except in Block Transfer Mode) ................................................... 446
16.7.3 Block Transfer Mode ........................................................................................... 447
16.7.4 Receive Data Sampling Timing and Reception Margin....................................... 447
16.7.5 Initialization ......................................................................................................... 449
16.7.6 Serial Data Transmission (Except in Block Transfer Mode) ............................... 450
16.7.7 Serial Data Reception (Except in Block Transfer Mode)..................................... 453
16.7.8 Clock Output Control........................................................................................... 454
16.8 IrDA Operation ................................................................................................................. 456
16.9 Interrupt Sources ............................................................................................................... 459
16.9.1 Interrupts in Normal Serial Communication Interface Mode............................... 459
16.9.2 Interrupts in Smart Card Interface Mode ............................................................. 460
16.10 Usage Notes ...................................................................................................................... 461
16.10.1 Module Stop Mode Setting .................................................................................. 461
16.10.2 Break Detection and Processing........................................................................... 461
16.10.3 Mark State and Break Detection .......................................................................... 462
16.10.4 Receive Error Flags and Transmit Operations
(Clocked Synchronous Mode Only)..................................................................... 462
16.10.5 Relation between Writing to TDR and TDRE Flag ............................................. 462
16.10.6 Restrictions on Using DTC or RFU ..................................................................... 462
16.10.7 SCI Operations during Mode Transitions ............................................................ 463
16.10.8 Notes on Switching from SCK Pins to Port Pins ................................................. 466
16.11 CRC Operation Circuit...................................................................................................... 467
16.11.1 Features................................................................................................................ 467
16.11.2 Register Descriptions ........................................................................................... 467
16.11.3 CRC Operation Circuit Operation........................................................................ 469
Summary of Contents for H8S/2158
Page 10: ...Rev 3 00 Jan 25 2006 page viii of lii...
Page 36: ...Rev 3 00 Jan 25 2006 page xxxiv of lii B Product Lineup 863 C Package Dimensions 864 Index 865...
Page 47: ...Rev 3 00 Jan 25 2006 page xlv of lii Appendix Figure C 1 Package Dimensions TBP 112A 864...
Page 54: ...Rev 3 00 Jan 25 2006 page lii of lii...
Page 70: ...Section 1 Overview Rev 3 00 Jan 25 2006 page 16 of 872 REJ09B0286 0300...
Page 118: ...Section 3 MCU Operating Modes Rev 3 00 Jan 25 2006 page 64 of 872 REJ09B0286 0300...
Page 126: ...Section 4 Exception Handling Rev 3 00 Jan 25 2006 page 72 of 872 REJ09B0286 0300...
Page 198: ...Section 6 Bus Controller Rev 3 00 Jan 25 2006 page 144 of 872 REJ09B0286 0300...
Page 326: ...Section 10 8 Bit PWM Timer PWM Rev 3 00 Jan 25 2006 page 272 of 872 REJ09B0286 0300...
Page 440: ...Section 15 Watchdog Timer WDT Rev 3 00 Jan 25 2006 page 386 of 872 REJ09B0286 0300...
Page 606: ...Section 17 I 2 C Bus Interface IIC Rev 3 00 Jan 25 2006 page 552 of 872 REJ09B0286 0300...
Page 742: ...Section 19 Multimedia Card Interface MCIF Rev 3 00 Jan 25 2006 page 688 of 872 REJ09B0286 0300...
Page 750: ...Section 21 D A Converter Rev 3 00 Jan 25 2006 page 696 of 872 REJ09B0286 0300...
Page 768: ...Section 22 A D Converter Rev 3 00 Jan 25 2006 page 714 of 872 REJ09B0286 0300...
Page 770: ...Section 23 RAM Rev 3 00 Jan 25 2006 page 716 of 872 REJ09B0286 0300...
Page 824: ...Section 26 Clock Pulse Generator Rev 3 00 Jan 25 2006 page 770 of 872 REJ09B0286 0300...
Page 844: ...Section 27 Power Down Modes Rev 3 00 Jan 25 2006 page 790 of 872 REJ09B0286 0300...
Page 878: ...Section 28 List of Registers Rev 3 00 Jan 25 2006 page 824 of 872 REJ09B0286 0300...
Page 926: ...Index Rev 3 00 Jan 25 2006 page 872 of 872 REJ09B0286 0300...