Section 8 RAM-FIFO Unit (RFU)
Rev. 3.00 Jan 25, 2006 page 167 of 872
REJ09B0286-0300
Section 8 RAM-FIFO Unit (RFU)
This LSI incorporates a RAM-FIFO unit (RFU). The RFU is activated by a request from the
peripheral modules and can transfer data between the peripheral modules and on-chip RAM. As
the RFU can specify the RAM address to be transferred by using a pointer that is updated for
every data transfer execution, the RAM specified area can be regarded as an FIFO. If an FIFO
full/empty or overrun error occurs according to pointer update, the RFU can acknowledge this
error to the peripheral modules. The peripheral modules request pointer reset and manipulation of
the temporary pointer in addition to data transfer.
A block diagram of the RFU is shown in figure 8.1.
8.1
Features
•
Bus master with priority higher than that of the CPU and DTC
•
Provides the RFU-ID to specific peripheral modules (SCI, USB, and MCIF) to specify the
peripheral modules to be manipulated by the RFU with ID numbers
•
RFU bus cycle accesses the peripheral modules and on-chip RAM simultaneously
•
During an RFU bus cycle, the address bus outputs a RAM address for data transfer
•
RAM address for data transfer is specified by the on-chip pointer set of the RFU
•
Four pointer sets
•
The contents of the pointer set are updated for every data transfer, and a specific RAM area
can be manipulated as the FIFO (RAM-FIFO)
•
RAM-FIFO size: 32/64/128/256/512/1024/2048 bytes selectable
•
An interrupt can be generated by a RAM-FIFO full/empty or overrun error
•
RFU operates in high-speed mode even when the LSI is in medium-speed mode
RAMFU00A_000020020300
Summary of Contents for H8S/2158
Page 10: ...Rev 3 00 Jan 25 2006 page viii of lii...
Page 36: ...Rev 3 00 Jan 25 2006 page xxxiv of lii B Product Lineup 863 C Package Dimensions 864 Index 865...
Page 47: ...Rev 3 00 Jan 25 2006 page xlv of lii Appendix Figure C 1 Package Dimensions TBP 112A 864...
Page 54: ...Rev 3 00 Jan 25 2006 page lii of lii...
Page 70: ...Section 1 Overview Rev 3 00 Jan 25 2006 page 16 of 872 REJ09B0286 0300...
Page 118: ...Section 3 MCU Operating Modes Rev 3 00 Jan 25 2006 page 64 of 872 REJ09B0286 0300...
Page 126: ...Section 4 Exception Handling Rev 3 00 Jan 25 2006 page 72 of 872 REJ09B0286 0300...
Page 198: ...Section 6 Bus Controller Rev 3 00 Jan 25 2006 page 144 of 872 REJ09B0286 0300...
Page 326: ...Section 10 8 Bit PWM Timer PWM Rev 3 00 Jan 25 2006 page 272 of 872 REJ09B0286 0300...
Page 440: ...Section 15 Watchdog Timer WDT Rev 3 00 Jan 25 2006 page 386 of 872 REJ09B0286 0300...
Page 606: ...Section 17 I 2 C Bus Interface IIC Rev 3 00 Jan 25 2006 page 552 of 872 REJ09B0286 0300...
Page 742: ...Section 19 Multimedia Card Interface MCIF Rev 3 00 Jan 25 2006 page 688 of 872 REJ09B0286 0300...
Page 750: ...Section 21 D A Converter Rev 3 00 Jan 25 2006 page 696 of 872 REJ09B0286 0300...
Page 768: ...Section 22 A D Converter Rev 3 00 Jan 25 2006 page 714 of 872 REJ09B0286 0300...
Page 770: ...Section 23 RAM Rev 3 00 Jan 25 2006 page 716 of 872 REJ09B0286 0300...
Page 824: ...Section 26 Clock Pulse Generator Rev 3 00 Jan 25 2006 page 770 of 872 REJ09B0286 0300...
Page 844: ...Section 27 Power Down Modes Rev 3 00 Jan 25 2006 page 790 of 872 REJ09B0286 0300...
Page 878: ...Section 28 List of Registers Rev 3 00 Jan 25 2006 page 824 of 872 REJ09B0286 0300...
Page 926: ...Index Rev 3 00 Jan 25 2006 page 872 of 872 REJ09B0286 0300...