Rev. 3.00 Jan 25, 2006 page xxxvii of lii
Figure 7.10
DTC Operation Timing (Example of Block Transfer Mode,
with Block Size of 2) ............................................................................................ 162
Figure 7.11
DTC Operation Timing (Example of Chain Transfer).......................................... 162
Section 8 RAM-FIFO Unit (RFU)
Figure 8.1
Block Diagram of RFU......................................................................................... 168
Figure 8.2
Examples of Temporary Cancellation of Medium-Speed Mode .......................... 188
Figure 8.3
Example of RFU Response Time ........................................................................ 190
Figure 8.4
RFU Interface of USB .......................................................................................... 194
Figure 8.5
Operation Flow of USB IN Transfer .................................................................... 195
Figure 8.6
Operation Flow of USB OUT Transfer................................................................. 196
Figure 8.7
RFU Interface of SCI............................................................................................ 197
Figure 8.8
Operation Flow of SCI Transmission ................................................................... 198
Figure 8.9
Operation Flow of SCI Reception......................................................................... 199
Figure 8.10
RFU Interface of MCIF ........................................................................................ 200
Figure 8.11
Operation Flow of MCIF Transmission................................................................ 201
Figure 8.12
Operation Flow of MCIF Reception ..................................................................... 202
Figure 8.13
RFU Initialization Flow........................................................................................ 203
Section 10 8-Bit PWM Timer (PWM)
Figure 10.1
Block Diagram of PWM Timer ............................................................................ 262
Figure 10.2
Example of Additional Pulse Timing
(When Upper 4 Bits of PWDR = B'1000) ............................................................ 271
Section 11 14-Bit PWM Timer (PWMX)
Figure 11.1
PWM (D/A) Block Diagram................................................................................. 273
Figure 11.2
PWM (D/A) Operation ......................................................................................... 281
Figure 11.3
Output Waveform (OS = 0, DADR corresponds to T
L
)........................................ 283
Figure 11.4
Output Waveform (OS = 1, DADR corresponds to T
H
) ....................................... 284
Figure 11.5
D/A Data Register Configuration when CFS = 1 ................................................. 284
Figure 11.6
Output Waveform when DADR = H'0207 (OS = 1)............................................. 285
Section 12 16-Bit Free-Running Timer (FRT)
Figure 12.1
Block Diagram of 16-Bit Free-Running Timer..................................................... 288
Figure 12.2
Example of Pulse Output ...................................................................................... 299
Figure 12.3
Increment Timing with Internal Clock Source...................................................... 300
Figure 12.4
Increment Timing with External Clock Source .................................................... 300
Figure 12.5
Timing of Output Compare A Output................................................................... 301
Figure 12.6
Clearing of FRC by Compare-Match A Signal..................................................... 301
Figure 12.7
Input Capture Input Signal Timing (Usual Case) ................................................. 302
Figure 12.8
Input Capture Input Signal Timing (When ICRA to ICRD Is Read).................... 302
Summary of Contents for H8S/2158
Page 10: ...Rev 3 00 Jan 25 2006 page viii of lii...
Page 36: ...Rev 3 00 Jan 25 2006 page xxxiv of lii B Product Lineup 863 C Package Dimensions 864 Index 865...
Page 47: ...Rev 3 00 Jan 25 2006 page xlv of lii Appendix Figure C 1 Package Dimensions TBP 112A 864...
Page 54: ...Rev 3 00 Jan 25 2006 page lii of lii...
Page 70: ...Section 1 Overview Rev 3 00 Jan 25 2006 page 16 of 872 REJ09B0286 0300...
Page 118: ...Section 3 MCU Operating Modes Rev 3 00 Jan 25 2006 page 64 of 872 REJ09B0286 0300...
Page 126: ...Section 4 Exception Handling Rev 3 00 Jan 25 2006 page 72 of 872 REJ09B0286 0300...
Page 198: ...Section 6 Bus Controller Rev 3 00 Jan 25 2006 page 144 of 872 REJ09B0286 0300...
Page 326: ...Section 10 8 Bit PWM Timer PWM Rev 3 00 Jan 25 2006 page 272 of 872 REJ09B0286 0300...
Page 440: ...Section 15 Watchdog Timer WDT Rev 3 00 Jan 25 2006 page 386 of 872 REJ09B0286 0300...
Page 606: ...Section 17 I 2 C Bus Interface IIC Rev 3 00 Jan 25 2006 page 552 of 872 REJ09B0286 0300...
Page 742: ...Section 19 Multimedia Card Interface MCIF Rev 3 00 Jan 25 2006 page 688 of 872 REJ09B0286 0300...
Page 750: ...Section 21 D A Converter Rev 3 00 Jan 25 2006 page 696 of 872 REJ09B0286 0300...
Page 768: ...Section 22 A D Converter Rev 3 00 Jan 25 2006 page 714 of 872 REJ09B0286 0300...
Page 770: ...Section 23 RAM Rev 3 00 Jan 25 2006 page 716 of 872 REJ09B0286 0300...
Page 824: ...Section 26 Clock Pulse Generator Rev 3 00 Jan 25 2006 page 770 of 872 REJ09B0286 0300...
Page 844: ...Section 27 Power Down Modes Rev 3 00 Jan 25 2006 page 790 of 872 REJ09B0286 0300...
Page 878: ...Section 28 List of Registers Rev 3 00 Jan 25 2006 page 824 of 872 REJ09B0286 0300...
Page 926: ...Index Rev 3 00 Jan 25 2006 page 872 of 872 REJ09B0286 0300...